Through-Silicon Via Planning in 3-D Floorplanning

被引:45
|
作者
Tsai, Ming-Chao [1 ]
Wang, Ting-Chi [1 ]
Hwang, TingTing [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
关键词
3D-IC; floorplan; TSV block; TSV planning;
D O I
10.1109/TVLSI.2010.2050012
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we will study floorplanning in 3-D integrated circuits (3D-ICs). Although literature is abundant on 3D-IC floorplanning, none of them consider the areas and positions of signal through-silicon vias (TSVs). In previous research, signal TSVs are viewed as points during the floorplanning stage. Ignoring the areas, positions and connections of signal TSVs, previous research estimates wirelength by measuring the half-perimeter wirelength of pins in a net only. Experimental results reveal that 29.7% of nets possess signal TSVs that cannot be put into the white space within the bounding boxes of pins. Moreover, the total wirelength is underestimated by 26.8% without considering the positions of signal TSVs. The considerable error in wirelength estimation severely degrades the optimality of the floorplan result. Therefore, in this paper, we will propose a two-stage 3-D fixed-outline floorplaning algorithm. Stage one simultaneously plans hard macros and TSV-blocks for wirelength reduction. Stage two improves the wirelength by reassigning signal TSVs. Experimental results show that stage one outperforms a post-processing TSV planning algorithm in successful rate by 57%. Compared to the post-processing TSV planning algorithm, the average wirelength of our result is shorter by 22.3%. In addition, stage two further reduces the wirelength by 3.45% without any area overhead.
引用
收藏
页码:1448 / 1457
页数:10
相关论文
共 50 条
  • [41] A Scalable Electrical Model for 3D IC with Through-Silicon Via
    Wu, Mei-Ling
    Chen, You-Yi
    [J]. JOURNAL OF THE CHINESE SOCIETY OF MECHANICAL ENGINEERS, 2016, 37 (06): : 635 - 645
  • [42] Overview and outlook of through-silicon via (TSV) and 3D integrations
    Lau, John H.
    [J]. MICROELECTRONICS INTERNATIONAL, 2011, 28 (02) : 8 - 22
  • [43] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [44] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [45] A Simplified Closed-Form Model and Analysis for Coaxial-Annular Through-Silicon Via in 3-D ICs
    Mei, Zheng
    Dong, Gang
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1650 - 1657
  • [46] Modeling and Performance Analysis of Shielded Differential Annular Through-Silicon Via (SD-ATSV) for 3-D ICs
    Fu, Kai
    Zhao, Wen-Sheng
    Wang, Gaofeng
    Swaminathan, Madhavan
    [J]. IEEE ACCESS, 2018, 6 : 33238 - 33250
  • [47] Through-Silicon Via (TSV)
    Motoyoshi, Makoto
    [J]. PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 43 - 48
  • [48] Application Dependency of 3-D Integrated Hybrid Solid-State Drive System with Through-Silicon Via Technology
    Sugiyama, Yusuke
    Yamada, Tomoaki
    Matsui, Chihiro
    Onagi, Takahiro
    Takeuchi, Ken
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2016, : 79 - 82
  • [49] Design and fabrication of a flip-chip-on-chip 3-D packaging structure with a through-silicon via for underfill dispensing
    Tsui, YK
    Lee, SWR
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 413 - 420
  • [50] Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits
    Chen, Yibo
    Kursun, Eren
    Motschman, Dave
    Johnson, Charles
    Xie, Yuan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (09) : 1335 - 1346