High density and fully compatible embedded DRAM cell with 45nm MOS technology (CMOS6)

被引:0
|
作者
Sanuki, T [1 ]
Sogo, Y [1 ]
Oishi, A [1 ]
Okayama, Y [1 ]
Hasumi, R [1 ]
Morimasa, Y [1 ]
Kinoshita, T [1 ]
Komoda, T [1 ]
Tanaka, H [1 ]
Hiyama, K [1 ]
Komoguchi, T [1 ]
Matsumoto, T [1 ]
Oota, K [1 ]
Yokoyama, T [1 ]
Fukasaku, K [1 ]
Katsumata, R [1 ]
Kido, M [1 ]
Tamura, M [1 ]
Takegawa, Y [1 ]
Yoshimura, H [1 ]
Kasai, K [1 ]
Ohno, K [1 ]
Saito, M [1 ]
Aochi, H [1 ]
Iwai, M [1 ]
Nagashima, N [1 ]
Matsuoka, E [1 ]
Okamoto, Y [1 ]
Noguchi, T [1 ]
机构
[1] Toshiba Co Ltd, Syst LSI Div, SoC Res & Dev Ctr, Semicond Co,Isogo Ku, Yokohama, Kanagawa 2358522, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For the first time, a deep trench based embedded DRAM cell for 45nm node system on a chip (SoC) applications is presented. We achieve both high data retention time and full compatibility with logic process, while scaling eDRAM cell down to 0.069 mu m(2) size. In order to compensate the loss of capacitance in aggressively scaled deep trench, high enhancement of storage node capacitance up to 60% is achieved by introducing the bottle etching process with LOCOS collar structure and the high-k node dielectric material (Al2O3). Hybrid STI structure is applied for void free gap filling, and high improvement of retention time is obtained by reduction of induced stress. Ultra Shallow Buried Strap (USBS) structure without silicide block process realizes the integration without any extra process after deep trench formation and extremely low strap resistance. No degradation of retention characteristics is observed by introducing Ni silicide on the top of storage node junction. Disposable sidewall spacer and Flash Lamp Anneal, which are key technologies of logic transistor, are also applied to eDRAM cell successfully. In addition, high functional test yield up to 61% has been obtained for 256Kb ADM.
引用
收藏
页码:14 / 15
页数:2
相关论文
共 50 条
  • [41] 65nm CMOS technology (CMOS5) with high density embedded memories for broadband microprocessor applications
    Yanagiya, N
    Matsuda, S
    Inaba, S
    Takayanagi, M
    Mizushima, I
    Ohuchi, K
    Okano, K
    Takahasi, K
    Morifuji, E
    Kanda, M
    Matsubara, Y
    Habu, M
    Nishigoori, M
    Honda, K
    Tsuno, H
    Yasumoto, K
    Yamamoto, T
    Hiyama, K
    Kokubun, K
    Suzuki, T
    Yoshikawa, J
    Sakurai, T
    Ishizuka, T
    Shoda, Y
    Moriuchi, M
    Kishida, M
    Matsumori, H
    Harakawa, H
    Oyamatsu, H
    Nagashima, N
    Yamada, S
    Noguchi, T
    Okamoto, H
    Kakumu, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 57 - 60
  • [42] A capacitor-less DRAM cell on 75nm gate length, 16nm thin fully depleted SOI device for high density embedded memories
    Ranica, R
    Villaret, A
    Fenouillet-Beranger, C
    Malinge, P
    Mazoyer, P
    Masson, P
    Delille, D
    Charbuillet, C
    Candelier, P
    Skotnicki, T
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 277 - 280
  • [43] Lock Detector Integrated in a High Order Frequency Multiplier Operating at 60-GHz-Band in 45nm CMOS SOI Technology
    Boulmirat, Abdessamad
    Siligaris, Alexandre
    Jany, Clement
    Gonzalez-Jimenez, Jose L.
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 944 - 947
  • [44] A scalable Stacked Gate NOR/NAND Flash Technology compatible with high-k and metal gates for sub 45nm generations.
    De Vos, Joeri
    Haspeslagh, Luc
    Demand, Marc
    Devriendt, Katia
    Wellekens, Dirk
    Beckx, Stephan
    Van Houdt, Jan
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 21 - +
  • [45] A 1-Mbit Fully Logic-Compatible 3T Gain-Cell Embedded DRAM in 16-nm FinFET
    Giterman, Robert
    Shalom, Amir
    Burg, Andreas
    Fish, Alexander
    Teman, Adam
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 110 - 113
  • [46] 45nm node planar-SOI technology with 0.296μm2 6T-SRAM cell
    Yang, FL
    Huang, CC
    Huang, CC
    Chung, TX
    Chen, HY
    Chang, CY
    Chen, HW
    Lee, DH
    Liu, SD
    Chen, KH
    Wen, CK
    Cheng, SM
    Yang, CT
    Kung, LW
    Lee, CL
    Chou, YJ
    Liang, FJ
    Shiu, LH
    You, JW
    Shu, KC
    Chang, BC
    Shin, JJ
    Chen, CK
    Gau, TS
    Wang, PW
    Chan, BW
    Hsu, PF
    Shieh, JH
    Fung, SKH
    Diaz, CH
    Wu, CMM
    See, YC
    Lin, BJ
    Liang, MS
    Sun, JYC
    Hu, CM
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 8 - 9
  • [47] Chip package interaction evaluation for a high performance 65nm and 45nm CMOS Technology in a stacked die package with C4 and wirebond interconnections
    Muzzy, Christopher
    Danovitch, David
    Gagnon, Hugues
    Hannon, Robert
    Kinser, Emily
    McLaughlin, Paul V.
    Mongeau, Guy
    Quintal, Jean-Guy
    Sylvestre, Jocelyn
    Turcotte, Eric
    Wright, Judith
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1472 - 1475
  • [48] High RF power transistor with laterally modulation-doped channel and self-aligned silicide in 45nm node CMOS technology
    Shima, M.
    Suzuki, T.
    Kawano, Y.
    Okabe, K.
    Yamaura, S.
    Joshin, K.
    Futatsugi, T.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 453 - +
  • [49] High performance cell technology featuring sub-100nm DRAM with multi-gigabit density
    Lee, BC
    Yoo, JR
    Lee, DH
    Kim, CS
    Jung, IS
    Choi, S
    Chung, UI
    Moon, JT
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 835 - 838
  • [50] 28-nm 2T High-K Metal Gate Embedded RRAM With Fully Compatible CMOS Logic Processes
    Mei, Chin Yu
    Shen, Wen Chao
    Wu, Chun Hsiung
    Chih, Yue-Der
    King, Ya-Chin
    Lin, Chrong Jung
    Tsai, Ming-Jinn
    Tsai, Kan-Hsueh
    Chen, Frederick T.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (10) : 1253 - 1255