A Novel Low Power Dynamic Memory Architecture Using Single Supply 3T Gain Cell

被引:0
|
作者
Mamatha, Gadham [1 ]
Nagarjuna, Malladhi [1 ]
Rajendar, S. [1 ]
机构
[1] Vardhaman Coll Engn, Dept Elect & Commun Engn, Hyderabad, Telangana, India
关键词
DRAM; SRAM; gain cell; low power;
D O I
10.1109/IACC.2017.89
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design of memory consists of two different approaches namely, static random access memory (SRAM) and dynamic random access memory (DRAM). Traditionally SRAM has been used to design memory. The major problem to design a memory using SRAM is area, power and delay. The memories designed with SRAM will result in high power, high delay and consumes more area. To overcome this problem, a DRAM cell is designed witch results in low power, low area and low delay. There are certain disadvantages with these two designs, and to overcome limitations a new gain cell is designed in this paper. A 2Kb dynamic memory architecture has been designed using the proposed modified 3T gain cell. An architecture is designed with features of high speed, low power, and low delay. The dyanmic memory architecture is implemented using Cadence Analog Design Environment. The proposed and conventional dynamic memory architectures were compared in terms of power and delay for variable supply voltages and temperatures.
引用
收藏
页码:440 / 443
页数:4
相关论文
共 50 条
  • [1] Single-Supply 3T Gain-Cell for Low-Voltage Low-Power Applications
    Giterman, Robert
    Teman, Adam
    Meinerzhagen, Pascal
    Atias, Lior
    Burg, Andreas
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 358 - 362
  • [2] SESO memory: A 3T gain cell solution using ultra thin silicon film for dense and low power embedded memories
    Ishii, T
    Osabe, T
    Mine, T
    Sano, T
    Atwood, B
    Kameshiro, N
    Watanabe, T
    Yano, K
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 457 - 463
  • [3] Design of Low Power Memory Architecture Using 4T Content Addressable Memory Cell
    Ramakrishna, Pasula
    Rajendar, S.
    Malladhi, Nagarjuna
    [J]. 2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,
  • [4] Design and Simulation of a Novel 16T SRAM Cell for Low Power Memory Architecture
    Nagarajan, P.
    Renuga, M.
    Manikandan, A.
    Dhanasekaran, S.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (01)
  • [5] Design and Implement 1 Kb Array Employing Low-Power Low-Voltage 3T Gain-Cell Memory at 45 nm Scheme
    Varshney, Tarushree
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (07) : 717 - 723
  • [6] A 3T Gain Cell Embedded DRAM Utilizing Preferential Boosting for High Density and Low Power On-Die Caches
    Chun, Ki Chul
    Jain, Pulkit
    Lee, Jung Hwa
    Kim, Chris H.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) : 1495 - 1505
  • [7] A novel dynamic memory cell with internal voltage gain
    Luk, WK
    Dennard, RH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 884 - 894
  • [8] Low Power Single Bit Cache Memory Architecture
    Agrawal, Reeya
    Kumar, Manish
    [J]. MATERIALS TODAY-PROCEEDINGS, 2021, 46 : 5808 - 5816
  • [9] Using the 3T architecture for tracking shuttle RMS procedures
    Bonasso, RP
    Kerr, R
    Jenks, K
    Johnson, G
    [J]. IEEE INTERNATIONAL JOINT SYMPOSIA ON INTELLIGENCE AND SYSTEMS - PROCEEDINGS, 1998, : 180 - 187
  • [10] Implementation of 3t Dram using Adiabatic Logic for Ultra Low Power Applications
    Indhumathi, G.
    Arunmani, G.
    [J]. PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 16 - 20