Design and Simulation of a Novel 16T SRAM Cell for Low Power Memory Architecture

被引:1
|
作者
Nagarajan, P. [1 ]
Renuga, M. [2 ]
Manikandan, A. [3 ]
Dhanasekaran, S. [4 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Chennai 600026, Tamilnadu, India
[2] Anjalai Ammal Mahalingam Engn Coll, Dept Elect & Commun Engn, Kovilvenni 614403, Tamilnadu, India
[3] SSM Inst Engn & Technol, Dept Elect & Commun Engn, Dindugal 624002, Tamilnadu, India
[4] Sri Eshwar Coll Engn, Dept Elect & Commun Engn, Coimbatore 641202, Tamilnadu, India
关键词
Static random access memory; low-power; high-performance; VLSI; low-voltage functionality; LOW-LEAKAGE; HIGH-SPEED; SUBTHRESHOLD SRAM; 9T SRAM;
D O I
10.1142/S0218126624500038
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Static random access memory (SRAM) is a sort of RAM where information is not permanently stored and does not require routine updating. To reduce leakage power without sacrificing performance, a variety of approaches have been applied to SRAM cells. In this study, we suggest a new 16T SRAM design that can function in active, park, standby, or hold modes. A fully static mode of operation for SRAM is made possible by the 16T SRAM structure, which also enhances write margin (WM) and removes charging conflict between devices during read and write operations. The key objectives of the suggested architecture are to retain logic state in park mode while maintaining stability and reducing standby time in active mode, as well as to reduce leakage current in standby mode. This is done by removing feedback from the back-to-back inverters during write operations via the data-dependent supply block. This makes it possible for the suggested bitcell to considerably increase the WM. A novel SRAM cell with 16 transistors is created with subthreshold operation and enhanced data stability. By using an equalized bit line technique to avoid leakage due to enhanced data pattern and RBL detection, the suggested single-ended SRAM cell with dynamic feedback control lowers the static noise margin for ultra-low power transfer. A sleep transistor is incorporated into the architecture to save power consumption when the system is in standby mode due to inefficient voltage transmission. Tanner EDA tool V.14.1 on 45-nm CMOS was used for design and simulation. The outcomes demonstrate a considerable decrease in no-load current and power loss.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174
  • [2] Design of High performance and Low Power 16T Full Adder Cell for Sub-threshold Technology
    Pakniyat, Ebrahim
    Talebiyan, Seyyed Reza
    Morad, Milad Jalalian Abbasi
    [J]. SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 79 - 85
  • [3] Novel Low Power FinFET SRAM Cell Design With Better Read and Writabilty For Cache Memory
    Patel, Shreyash
    Kim, YoungBae
    Choi, Ken
    [J]. 2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 44 - 45
  • [4] A Novel Design of Low Power Nonvolatile 10T1R SRAM Cell
    Gupta, Neha
    Pahuja, Hitesh
    Singh, Balwinder
    Nagpal, Navneet
    [J]. 2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 232 - 237
  • [5] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [6] Design of Low Power Memory Architecture Using 4T Content Addressable Memory Cell
    Ramakrishna, Pasula
    Rajendar, S.
    Malladhi, Nagarjuna
    [J]. 2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,
  • [7] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    [J]. 2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [8] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [9] Design of Highly Reliable 14T and 16T SRAM Cells Combined With Layout Harden Technique
    Wei, Feng
    Cui, Xiaole
    Zhang, Qixue
    Zhang, Sunrui
    Cui, Xiaoxin
    Zhang, Xing
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (03) : 390 - 400
  • [10] A low power and high density cache memory based on novel SRAM cell
    Mazreah, Arash Azizi
    Romani, Mohammad Noorollahi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (15): : 1084 - 1090