Design and Simulation of a Novel 16T SRAM Cell for Low Power Memory Architecture

被引:1
|
作者
Nagarajan, P. [1 ]
Renuga, M. [2 ]
Manikandan, A. [3 ]
Dhanasekaran, S. [4 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Chennai 600026, Tamilnadu, India
[2] Anjalai Ammal Mahalingam Engn Coll, Dept Elect & Commun Engn, Kovilvenni 614403, Tamilnadu, India
[3] SSM Inst Engn & Technol, Dept Elect & Commun Engn, Dindugal 624002, Tamilnadu, India
[4] Sri Eshwar Coll Engn, Dept Elect & Commun Engn, Coimbatore 641202, Tamilnadu, India
关键词
Static random access memory; low-power; high-performance; VLSI; low-voltage functionality; LOW-LEAKAGE; HIGH-SPEED; SUBTHRESHOLD SRAM; 9T SRAM;
D O I
10.1142/S0218126624500038
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Static random access memory (SRAM) is a sort of RAM where information is not permanently stored and does not require routine updating. To reduce leakage power without sacrificing performance, a variety of approaches have been applied to SRAM cells. In this study, we suggest a new 16T SRAM design that can function in active, park, standby, or hold modes. A fully static mode of operation for SRAM is made possible by the 16T SRAM structure, which also enhances write margin (WM) and removes charging conflict between devices during read and write operations. The key objectives of the suggested architecture are to retain logic state in park mode while maintaining stability and reducing standby time in active mode, as well as to reduce leakage current in standby mode. This is done by removing feedback from the back-to-back inverters during write operations via the data-dependent supply block. This makes it possible for the suggested bitcell to considerably increase the WM. A novel SRAM cell with 16 transistors is created with subthreshold operation and enhanced data stability. By using an equalized bit line technique to avoid leakage due to enhanced data pattern and RBL detection, the suggested single-ended SRAM cell with dynamic feedback control lowers the static noise margin for ultra-low power transfer. A sleep transistor is incorporated into the architecture to save power consumption when the system is in standby mode due to inefficient voltage transmission. Tanner EDA tool V.14.1 on 45-nm CMOS was used for design and simulation. The outcomes demonstrate a considerable decrease in no-load current and power loss.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Ultra Low-Power 7T SRAM Cell Design Based on CMOS
    Moghaddam, Majid
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    [J]. 2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1357 - 1361
  • [32] A Low Power 9T SRAM Cell Design for both Active and Passive Mode
    Upadhyay, P.
    Mandal, Anik
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2018 15TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2018, : 672 - 675
  • [33] Novel Low Power 10T Sram Cell on 90nm CMOS
    Prasad, Govind
    Bhargav, Gande
    Datta, C. Srikar
    [J]. PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 109 - 114
  • [34] A Novel Low-Power Nonvolatile 8T1M SRAM Cell
    Damyanti Singh
    Kirti Gupta
    Neeta Pandey
    [J]. Arabian Journal for Science and Engineering, 2022, 47 : 3163 - 3179
  • [35] A Novel Low-Power and Soft Error Recovery 10T SRAM Cell
    Liu, Changjun
    Liu, Hongxia
    Yang, Jianye
    [J]. MICROMACHINES, 2023, 14 (04)
  • [36] Design of SRAM cell for low power portable healthcare applications
    Pal, Soumitra
    Bose, Subhankar
    Islam, Aminul
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (03): : 833 - 844
  • [37] Design of SRAM cell for low power portable healthcare applications
    Soumitra Pal
    Subhankar Bose
    Aminul Islam
    [J]. Microsystem Technologies, 2022, 28 : 833 - 844
  • [38] DESIGN AND ANALYSIS OF A LOW-POWER HEMT SRAM CELL
    BUSHEHRI, E
    BRATOV, V
    THIEDE, A
    STAROSELSKY, V
    CLARK, D
    [J]. ELECTRONICS LETTERS, 1995, 31 (21) : 1828 - 1829
  • [39] Stability Enhancing SRAM cell for low power LUT Design
    Swamynathan, S. M.
    Bhanumathi, V
    [J]. MICROELECTRONICS JOURNAL, 2020, 96
  • [40] Design of a Low Standby Power CNFET Based SRAM Cell
    Emon, Daud Hasan
    Mohammad, Nabil
    Mominuzzaman, Sharif Mohammad
    [J]. 2012 7TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2012,