Design of a Low Standby Power CNFET Based SRAM Cell

被引:0
|
作者
Emon, Daud Hasan [1 ]
Mohammad, Nabil [1 ]
Mominuzzaman, Sharif Mohammad [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
关键词
SRAM cell; CNFET; standby power; HSPICE; channel length;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube Field Effect Transistor (CNFET) has emerged as an alternative material to silicon for high performance, high stability and low power Static Random Access Memory (SRAM) design in recent years. SRAM functions as cache memory in computers and many portable devices. Therefore, CNFET based SRAM cell design is desired for low standby power cache memory. In CNFET based six transistor SRAM cell, access transistors contribute significantly to the leakage power during standby mode. This paper proposes a technique to reduce the standby power of SRAM by scaling the channel length of access transistor. An optimum channel length is selected using HSPICE simulation to ensure best performance in terms of stability, standby power and write time. The proposed design results in 37.2% and 40.6% improvements in standby power and static noise margin (SNM) respectively compared to the conventional CNFET SRAM cell with minimal write time trade off.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Finfet based sram design for low standby power applications
    Cakici, Tamer
    Kim, Keejong
    Roy, Kaushik
    [J]. ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 127 - +
  • [2] A Low Power 8T SRAM Cell Design technique for CNFET
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Lee, Young Jun
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +
  • [3] Stable, Low power and High Performance SRAM based on CNFET
    Moradinasab, Mahdi
    Fathipour, Morteza
    [J]. ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 317 - 320
  • [4] RTD/HFET low standby power SRAM gain cell
    vanderWagt, P
    Seabaugh, A
    Beam, E
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 425 - 428
  • [5] RTD/HFET low standby power SRAM gain cell
    van der Wagt, JPA
    Seabaugh, AC
    Beam, EA
    [J]. IEEE ELECTRON DEVICE LETTERS, 1998, 19 (01) : 7 - 9
  • [6] Schmitt Trigger Based SRAM Cell for Ultra low Power Operation-A CNFET Based Approach
    Srinivasan, Vinesh
    Venkatraman, Varshad R.
    Kumar, Senthil K. K.
    [J]. INTERNATIONAL CONFERENCE ON DESIGN AND MANUFACTURING (ICONDM2013), 2013, 64 : 115 - 124
  • [7] RTD/HFET low standby power SRAM gain cell
    Raytheon TI Systems, Dallas, United States
    [J]. IEEE Electron Device Lett, 1 (7-9):
  • [8] SRAM Cell Optimization for Ultra-Low Power Standby
    Qin, Huifang
    Vattikonda, Rakesh
    Trinh, Thuan
    Cao, Yu
    Rabaey, Jan
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 401 - 411
  • [9] Realistic CNFET Based SRAM Cell Design for Better Write Stability
    Ebrahimi, Behzad
    Afzali-Kusha, Ali
    [J]. 2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 14 - 18
  • [10] Novel 8-T CNFET SRAM Cell Design for the Future Ultra-low Power Microelectronics
    Kim, YoungBae
    Tong, Qiang
    Choi, Ken
    Lee, Yunsik
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 243 - 244