Design and Simulation of a Novel 16T SRAM Cell for Low Power Memory Architecture

被引:1
|
作者
Nagarajan, P. [1 ]
Renuga, M. [2 ]
Manikandan, A. [3 ]
Dhanasekaran, S. [4 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Chennai 600026, Tamilnadu, India
[2] Anjalai Ammal Mahalingam Engn Coll, Dept Elect & Commun Engn, Kovilvenni 614403, Tamilnadu, India
[3] SSM Inst Engn & Technol, Dept Elect & Commun Engn, Dindugal 624002, Tamilnadu, India
[4] Sri Eshwar Coll Engn, Dept Elect & Commun Engn, Coimbatore 641202, Tamilnadu, India
关键词
Static random access memory; low-power; high-performance; VLSI; low-voltage functionality; LOW-LEAKAGE; HIGH-SPEED; SUBTHRESHOLD SRAM; 9T SRAM;
D O I
10.1142/S0218126624500038
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Static random access memory (SRAM) is a sort of RAM where information is not permanently stored and does not require routine updating. To reduce leakage power without sacrificing performance, a variety of approaches have been applied to SRAM cells. In this study, we suggest a new 16T SRAM design that can function in active, park, standby, or hold modes. A fully static mode of operation for SRAM is made possible by the 16T SRAM structure, which also enhances write margin (WM) and removes charging conflict between devices during read and write operations. The key objectives of the suggested architecture are to retain logic state in park mode while maintaining stability and reducing standby time in active mode, as well as to reduce leakage current in standby mode. This is done by removing feedback from the back-to-back inverters during write operations via the data-dependent supply block. This makes it possible for the suggested bitcell to considerably increase the WM. A novel SRAM cell with 16 transistors is created with subthreshold operation and enhanced data stability. By using an equalized bit line technique to avoid leakage due to enhanced data pattern and RBL detection, the suggested single-ended SRAM cell with dynamic feedback control lowers the static noise margin for ultra-low power transfer. A sleep transistor is incorporated into the architecture to save power consumption when the system is in standby mode due to inefficient voltage transmission. Tanner EDA tool V.14.1 on 45-nm CMOS was used for design and simulation. The outcomes demonstrate a considerable decrease in no-load current and power loss.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] Design of SRAM Cell using FinFET for Low Power Applications
    Vajeer, Shruthi
    Vallab, Lavanya
    Yada, Pravalika
    Vallem, Sharmila
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 243 - 247
  • [42] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    [J]. ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [43] A low-power SRAM design using quiet-bitline architecture
    Cheng, SP
    Huang, SY
    [J]. 2005 IEEE International Workshop on Memory Technology, Design, and Testing - Proceedings, 2005, : 135 - 139
  • [44] Design of Sram Architecture with Low Power without Affecting Speed Using Finfet
    Mohammed Sulaiman, S.
    Jaison, B.
    Anto Bennet, M.
    Vijay, M.
    Pandi Selvam, V.
    Anandakumar, P.
    [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2022, 10 (05): : 295 - 310
  • [45] A design of low swing and multi threshold voltage based low power 12T SRAM cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2015, 45 : 108 - 121
  • [46] A novel 9T SRAM architecture for low leakage and high performance
    Rohit Lorenzo
    Saurabh Chaudhury
    [J]. Analog Integrated Circuits and Signal Processing, 2017, 92 : 315 - 325
  • [47] A novel 9T SRAM architecture for low leakage and high performance
    Lorenzo, Rohit
    Chaudhury, Saurabh
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 315 - 325
  • [48] A Novel Ultra-Low Power 8T SRAM-Based Compute-in-Memory Design for Binary Neural Networks
    Kim, Youngbae
    Li, Shuai
    Yadav, Nandakishor
    Choi, Kyuwon Ken
    [J]. ELECTRONICS, 2021, 10 (17)
  • [49] Design of a high performance memory using a novel architecture of double bit CAM and SRAM
    Kayal, D.
    Dandapat, A.
    Sarkar, C. K.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (12) : 1691 - 1702
  • [50] Design of low power, variation tolerant single bitline 9T SRAM cell in 16-nm technology in subthreshold region
    Roy, Chandramauleshwar
    Islam, Aminul
    [J]. MICROELECTRONICS RELIABILITY, 2021, 120