A low power and high density cache memory based on novel SRAM cell

被引:1
|
作者
Mazreah, Arash Azizi [1 ,2 ]
Romani, Mohammad Noorollahi
Manzuri, Mohammad Taghi [3 ]
Mehrparvar, Ali [4 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Tehran, Iran
[2] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
[3] Sharif Univ Technol, Tehran, Iran
[4] Islamic Azad Univ, Arak Branch, Tehran, Iran
来源
IEICE ELECTRONICS EXPRESS | 2009年 / 6卷 / 15期
关键词
4T SRAM cell; 6T SRAM cell; cell area; leakage current; power consumption; cache access delay;
D O I
10.1587/elex.6.1084
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on the observation that dynamic occurrence of zeros in the cache access stream and cache-resident memory values of ordinary programs exhibit a strong bias towards zero, this paper presents a novel CMOS four-transistor (4T) SRAM cell for very high density and low power cache applications. This cell retains its data with leakage current and positive feedback without refresh cycle. The new cell size is 20% smaller than a conventional six-transistor cell using same design rules and delay access of a cache based on new 4T SRAM cell is 32% smaller than a cache based on 6T SRAM cell. Also the dynamic and static power consumption of new cell is 40% and 20% smaller than 6T SRAM cell, respectively.
引用
收藏
页码:1084 / 1090
页数:7
相关论文
共 50 条
  • [1] A High Density and Low Power Cache Based on Novel SRAM Cell
    Mazreah, Arash Azizi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. JOURNAL OF COMPUTERS, 2009, 4 (07) : 567 - 575
  • [2] Novel Low Power FinFET SRAM Cell Design With Better Read and Writabilty For Cache Memory
    Patel, Shreyash
    Kim, YoungBae
    Choi, Ken
    [J]. 2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 44 - 45
  • [3] A Novel Zero-Aware Four-Transistor SRAM Cell for High Density and Low Power Cache Application
    Mazreah, Arash Azizi
    Sahebi, Mohammad Reza
    Manzuri, Mohammad Taghi
    Hosseini, S. Javad
    [J]. 2008 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING, 2008, : 571 - +
  • [4] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174
  • [5] Analysis of Low Power Reduction Techniques On Cache(SRAM) Memory
    Agrawal, Reeya
    Tomar, Vinay Kumar
    [J]. 2018 9TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2018,
  • [6] A Novel Flash Memory Cell and Design Optimization for High Density and Low Power Application
    Wu, Huiwei
    Qin, Shiqiang
    Cai, Yimao
    Tang, Poren
    Zhan, Zhan
    Huang, Qianqian
    Huang, Ru
    [J]. 2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [7] Adaptive SRAM Memory for Low Power and High Yield
    Mohammad, Baker
    Bijansky, Stephen
    Aziz, Adnan
    Abraham, Jacob
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 176 - 181
  • [8] A Modified SRAM Based Low Power Memory Design
    Pathak, Apoorva
    Sachan, Divyesh
    Peta, Harish
    Goswami, Manish
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 122 - 127
  • [9] Precharged SRAM cell for ultra low-power on-chip cache
    Aly, RE
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 95 - 98
  • [10] A New 6-Transistor SRAM Cell for Low Power Cache Design
    Wang, Yuan-Yuan
    Wang, Zi-Ou
    Zhang, Li-Jun
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1483 - 1485