A New 6-Transistor SRAM Cell for Low Power Cache Design

被引:0
|
作者
Wang, Yuan-Yuan [1 ]
Wang, Zi-Ou [2 ]
Zhang, Li-Jun [2 ]
机构
[1] Soochow Univ, Inst Elect & Informat, Suzhou 215006, Peoples R China
[2] Soochow Univ, Suzhou 215006, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption is becoming a pressing issue in cache design. And SRAM (static random access memory) cells occupy a large area of the cache. Recent research shows that SRAM's power dissipation contributes to a key part of the whole chip power consumption. By using separate write and read operation, this paper presents a new 6T-SRAM cell structure of nano-scale technology for low power application. Simulation results with standard 65nm CMOS (complementary metal oxide semiconductor) technology show that the speed is closed to the traditional 6T cell, power consumption is reduced by 22.45% during the write operation of 0. Particularly, in idle mode this structure maintains its data with the help of leakage current and positive feedback, which can greatly improves the power consumption of the nano-scale SRAM.
引用
收藏
页码:1483 / 1485
页数:3
相关论文
共 50 条
  • [1] Statistical Modeling of Read Static Noise Margin for 6-transistor SRAM cell
    Bang, Byeong-Jun
    Kwon, Hyunjeong
    Kim, Young Hwan
    Cho, Kyoungrok
    Kim, Hi-Seok
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [2] Low Power Dual Word Line 6-Transistor SRAMs
    Wang, Michael C.
    [J]. WCECS 2009: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, VOLS I AND II, 2009, : 158 - 163
  • [3] Dual Word Line 6-Transistor SRAM Array Architecture
    Wang, Michael C.
    [J]. IAENG TRANSACTIONS ON ENGINEERING TECHNOLOGIES, VOL 4, 2010, 1247 : 167 - 176
  • [4] Design of One-Transistor SRAM Cell for Low Power Consumption
    Yadava, Narendra
    Mishra, Vimal K.
    Chauhan, Rajeev K.
    [J]. 2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 322 - 325
  • [5] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174
  • [6] Low-power cache design using 7T SRAM cell
    Aly, Ramy E.
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (04) : 318 - 322
  • [7] Novel Low Power FinFET SRAM Cell Design With Better Read and Writabilty For Cache Memory
    Patel, Shreyash
    Kim, YoungBae
    Choi, Ken
    [J]. 2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 44 - 45
  • [8] A Novel Zero-Aware Four-Transistor SRAM Cell for High Density and Low Power Cache Application
    Mazreah, Arash Azizi
    Sahebi, Mohammad Reza
    Manzuri, Mohammad Taghi
    Hosseini, S. Javad
    [J]. 2008 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING, 2008, : 571 - +
  • [9] A High Density and Low Power Cache Based on Novel SRAM Cell
    Mazreah, Arash Azizi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. JOURNAL OF COMPUTERS, 2009, 4 (07) : 567 - 575
  • [10] Optical extensions integration for a 0.314μm2 45nm node 6-transistor SRAM cell
    Verhaegen, S
    Nackaerts, A
    Wiaux, V
    Hendrickx, E
    Vandenberghe, G
    [J]. Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 120 - 130