A New 6-Transistor SRAM Cell for Low Power Cache Design

被引:0
|
作者
Wang, Yuan-Yuan [1 ]
Wang, Zi-Ou [2 ]
Zhang, Li-Jun [2 ]
机构
[1] Soochow Univ, Inst Elect & Informat, Suzhou 215006, Peoples R China
[2] Soochow Univ, Suzhou 215006, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption is becoming a pressing issue in cache design. And SRAM (static random access memory) cells occupy a large area of the cache. Recent research shows that SRAM's power dissipation contributes to a key part of the whole chip power consumption. By using separate write and read operation, this paper presents a new 6T-SRAM cell structure of nano-scale technology for low power application. Simulation results with standard 65nm CMOS (complementary metal oxide semiconductor) technology show that the speed is closed to the traditional 6T cell, power consumption is reduced by 22.45% during the write operation of 0. Particularly, in idle mode this structure maintains its data with the help of leakage current and positive feedback, which can greatly improves the power consumption of the nano-scale SRAM.
引用
收藏
页码:1483 / 1485
页数:3
相关论文
共 50 条
  • [31] A NOVEL THREE TRANSISTOR SRAM CELL DESIGN AND ANALYSIS
    Srinivasarao, B. N.
    Rao, K. Chandrabhushana
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2022, 17 (03): : 2243 - 2253
  • [32] VLSI Design And Analysis Of Low Power 6T SRAM Cell Using Cadence Tool
    Khare, Kavita
    Khare, Nilay
    Kulhade, Vijendra Kumar
    Deshpande, Pallavi
    Khare, Kavita
    [J]. ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 117 - +
  • [33] Design and Analysis of Low Power Memristor Based 6T-SRAM Cell with MTCMOS Technique
    Baghel, Vijay Singh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (3-4): : 223 - 234
  • [34] Reducing Leakage Power for SRAM Design Using Sleep Transistor
    Khandelwal, S.
    Akashe, S.
    Sharma, S.
    [J]. ACTA PHYSICA POLONICA A, 2013, 123 (02) : 185 - 187
  • [35] Design and Analysis of Two Low-Power SRAM Cell Structures
    Razavipour, G.
    Afzali-Kusha, A.
    Pedram, M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1551 - 1555
  • [36] A low power SRAM cell design for wireless sensor network applications
    Soumitra Pal
    Subhankar Bose
    Aminul Islam
    [J]. Microsystem Technologies, 2020, 26 : 2325 - 2335
  • [37] Low Power SRAM cell Design Using Independent Gate FinFET
    Sikarwar, Vandna
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
  • [38] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [39] Analysis and design of a new SRAM memory cell based on vertical lambda bipolar transistor
    Wang, SM
    Wu, CY
    [J]. MICROELECTRONICS JOURNAL, 2003, 34 (09) : 855 - 863
  • [40] A highly stable reliable SRAM cell design for low power applications
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    [J]. MICROELECTRONICS RELIABILITY, 2020, 105