Novel Low Power FinFET SRAM Cell Design With Better Read and Writabilty For Cache Memory

被引:0
|
作者
Patel, Shreyash [1 ]
Kim, YoungBae [1 ]
Choi, Ken [1 ]
机构
[1] IIT, Elect & Comp Engn Dept, Chicago, IL 60616 USA
关键词
Static Power reduction; Read SNM free; FinFet (Short Gate); Novel 8T-Sram cell;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we have proposed a novel low power Finfet based Sram cell design which has different read access path and write access path. The proposed cell achieves better performance compared to conventional sram cell. Proposed cell achieves 78% for hold 1 and 67% for hold 0 static power reduction than conventional 8T and 6T Sram cell. The proposed sram cell achieves 69% and 58% for write performance in terms of power and delay. Read delay is also reduced by approximately 89% and read power is reduced by 87%. Compared to conventional 8T Sram Cell. The proposed cell is read SNM free and has better SNM for write compared to Conventional Sram Cell.
引用
收藏
页码:44 / 45
页数:2
相关论文
共 50 条
  • [1] A low power and high density cache memory based on novel SRAM cell
    Mazreah, Arash Azizi
    Romani, Mohammad Noorollahi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (15): : 1084 - 1090
  • [2] Design and Development of Efficient SRAM Cell Based on FinFET for Low Power Memory Applications
    Rao, M. V. Nageswara
    Hema, Mamidipaka
    Raghutu, Ramakrishna
    Nuvvula, Ramakrishna S. S.
    Kumar, Polamarasetty P.
    Colak, Ilhami
    Khan, Baseem
    [J]. JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2023, 2023
  • [3] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174
  • [4] Design of SRAM Cell using FinFET for Low Power Applications
    Vajeer, Shruthi
    Vallab, Lavanya
    Yada, Pravalika
    Vallem, Sharmila
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 243 - 247
  • [5] Low Power SRAM cell Design Using Independent Gate FinFET
    Sikarwar, Vandna
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
  • [6] A read disturbance free differential read SRAM cell for low power and reliable cache in embedded processor
    Nayak, Debasish
    Acharya, Debiprasad Priyabrata
    Mahapatra, Kamalakanta
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 74 : 192 - 197
  • [7] A High Density and Low Power Cache Based on Novel SRAM Cell
    Mazreah, Arash Azizi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. JOURNAL OF COMPUTERS, 2009, 4 (07) : 567 - 575
  • [8] Design of a novel read and write assisted circuit in low power SRAM
    Guo, Chuncheng
    Hao, Xudan
    Chen, Fei
    [J]. Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2020, 46 (08): : 1618 - 1624
  • [9] Analysis and design of low power SRAM cell using independent gate FinFET
    Sikarwar V.
    Khandelwal S.
    Akashe S.
    [J]. Radioelectronics and Communications Systems, 2013, 56 (9) : 434 - 440
  • [10] A New 6-Transistor SRAM Cell for Low Power Cache Design
    Wang, Yuan-Yuan
    Wang, Zi-Ou
    Zhang, Li-Jun
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1483 - 1485