Novel Low Power FinFET SRAM Cell Design With Better Read and Writabilty For Cache Memory

被引:0
|
作者
Patel, Shreyash [1 ]
Kim, YoungBae [1 ]
Choi, Ken [1 ]
机构
[1] IIT, Elect & Comp Engn Dept, Chicago, IL 60616 USA
关键词
Static Power reduction; Read SNM free; FinFet (Short Gate); Novel 8T-Sram cell;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we have proposed a novel low power Finfet based Sram cell design which has different read access path and write access path. The proposed cell achieves better performance compared to conventional sram cell. Proposed cell achieves 78% for hold 1 and 67% for hold 0 static power reduction than conventional 8T and 6T Sram cell. The proposed sram cell achieves 69% and 58% for write performance in terms of power and delay. Read delay is also reduced by approximately 89% and read power is reduced by 87%. Compared to conventional 8T Sram Cell. The proposed cell is read SNM free and has better SNM for write compared to Conventional Sram Cell.
引用
收藏
页码:44 / 45
页数:2
相关论文
共 50 条
  • [41] A 7T high stable and low power SRAM cell design using QG-SNS FinFET
    Ruhil, Shaifali
    Khanna, Vandana
    Dutta, Umesh
    Shukla, Neeraj Kumar
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 168
  • [42] CNTFET Modeling and Low Power SRAM Cell Design
    Singh, Amandeep
    Khosla, Mamta
    Raj, Balwinder
    [J]. 2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [43] A novel design of low power and high read stability Ternary SRAM (T-SRAM), memory based on the modified Gate Diffusion Input (m-GDI) method in nanotechnology
    Abiri, Ebrahim
    Darabi, Abdolreza
    [J]. MICROELECTRONICS JOURNAL, 2016, 58 : 44 - 59
  • [44] Low-Voltage 9T FinFET SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Tohidi, Mohammad
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015,
  • [45] Low-power fast (LPF) SRAM cell for write/read operation
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (18): : 1473 - 1478
  • [46] High-Speed and Low-Leakage FinFET SRAM Cell with Enhanced Read and Write Voltage Margins
    Salahuddin, Shairfe Muhammad
    Kursun, Volkan
    [J]. 2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 312 - 315
  • [47] Modeling and optimization approach to robust and low-power FinFET SRAM design in nanoscale era
    Bansal, A
    Mukhopadhyay, S
    Roy, K
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 835 - 838
  • [48] Low-Voltage 9T FinFET SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Tohidi, Mohammad
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 149 - 153
  • [49] Three-Dimensional Monolithic FinFET-Based 8T SRAM Cell Design for Enhanced Read Time and Low Leakage
    Guler, Abdullah
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 899 - 912
  • [50] A Novel Technique of Leakage Power Reduction in 9T SRAM Design in FinFET Technology
    Sharma, Nidhi
    Panwar, Uday
    Singh, Virendra
    [J]. 2016 6TH INTERNATIONAL CONFERENCE - CLOUD SYSTEM AND BIG DATA ENGINEERING (CONFLUENCE), 2016, : 737 - 743