A Novel Low Power Dynamic Memory Architecture Using Single Supply 3T Gain Cell

被引:0
|
作者
Mamatha, Gadham [1 ]
Nagarjuna, Malladhi [1 ]
Rajendar, S. [1 ]
机构
[1] Vardhaman Coll Engn, Dept Elect & Commun Engn, Hyderabad, Telangana, India
关键词
DRAM; SRAM; gain cell; low power;
D O I
10.1109/IACC.2017.89
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design of memory consists of two different approaches namely, static random access memory (SRAM) and dynamic random access memory (DRAM). Traditionally SRAM has been used to design memory. The major problem to design a memory using SRAM is area, power and delay. The memories designed with SRAM will result in high power, high delay and consumes more area. To overcome this problem, a DRAM cell is designed witch results in low power, low area and low delay. There are certain disadvantages with these two designs, and to overcome limitations a new gain cell is designed in this paper. A 2Kb dynamic memory architecture has been designed using the proposed modified 3T gain cell. An architecture is designed with features of high speed, low power, and low delay. The dyanmic memory architecture is implemented using Cadence Analog Design Environment. The proposed and conventional dynamic memory architectures were compared in terms of power and delay for variable supply voltages and temperatures.
引用
收藏
页码:440 / 443
页数:4
相关论文
共 50 条
  • [41] A novel low-power scan design technique using supply gating
    Bhunia, S
    Mahmoodi, H
    Mukhopadhyay, S
    Ghosh, D
    Roy, K
    [J]. IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 60 - 65
  • [42] Robust and Ultra Low Power Subthreshold Logic Circuits with Symmetric, Asymmetric, 3T, 4T DGFinFETs
    Vaddi, Ramesh
    Dasgupta, S.
    Agarwal, R. P.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 103 - 114
  • [43] Single breath-hold multiarterial dynamic MRI of the liver at 3T using a 3D fat-suppressed keyhole technique
    Hong, Hye-Suk
    Kim, Hua Sun
    Kim, Myeong-Jin
    De Becker, Jan
    Mitchell, Donald G.
    Kanematsu, Masayuki
    [J]. JOURNAL OF MAGNETIC RESONANCE IMAGING, 2008, 28 (02) : 396 - 402
  • [44] Temperature Variation Operation of Mixed-VT 3T GC-eDRAM for Low Power Applications in 2Kbit Memory Array
    Abdo, Hussien
    Alias, N. Ezaila
    Hamzah, Afiq
    Kamisian, Izam
    Tan, M. L. Peng
    Sheikh, U. Ullah
    [J]. INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (03): : 193 - 201
  • [45] Low Power Sum of Absolute Differences Architecture Using Novel Hybrid Adder
    Ferreira, Rafael
    Silveira, Bianca
    Fonseca, Mateus Beck
    Diniz, Claudio M.
    da Costa, Eduardo A. C.
    [J]. 2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [46] A low power and high density cache memory based on novel SRAM cell
    Mazreah, Arash Azizi
    Romani, Mohammad Noorollahi
    Manzuri, Mohammad Taghi
    Mehrparvar, Ali
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (15): : 1084 - 1090
  • [47] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [48] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    [J]. 2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [49] T cell memory revisited using single telomere length analysis
    Roger, Laureline
    Miners, Kelly
    Leonard, Louise
    Grimstead, Julia
    Price, David
    Baird, Duncan
    Ladell, Kristin
    [J]. FRONTIERS IN IMMUNOLOGY, 2023, 14
  • [50] A novel synthesis approach for active leakage power reduction using dynamic supply gating
    Bhunia, S
    Banerjee, N
    Chen, QK
    Mahmoodi, H
    Roy, K
    [J]. 42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 479 - 484