A Novel Low Power Dynamic Memory Architecture Using Single Supply 3T Gain Cell

被引:0
|
作者
Mamatha, Gadham [1 ]
Nagarjuna, Malladhi [1 ]
Rajendar, S. [1 ]
机构
[1] Vardhaman Coll Engn, Dept Elect & Commun Engn, Hyderabad, Telangana, India
关键词
DRAM; SRAM; gain cell; low power;
D O I
10.1109/IACC.2017.89
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design of memory consists of two different approaches namely, static random access memory (SRAM) and dynamic random access memory (DRAM). Traditionally SRAM has been used to design memory. The major problem to design a memory using SRAM is area, power and delay. The memories designed with SRAM will result in high power, high delay and consumes more area. To overcome this problem, a DRAM cell is designed witch results in low power, low area and low delay. There are certain disadvantages with these two designs, and to overcome limitations a new gain cell is designed in this paper. A 2Kb dynamic memory architecture has been designed using the proposed modified 3T gain cell. An architecture is designed with features of high speed, low power, and low delay. The dyanmic memory architecture is implemented using Cadence Analog Design Environment. The proposed and conventional dynamic memory architectures were compared in terms of power and delay for variable supply voltages and temperatures.
引用
收藏
页码:440 / 443
页数:4
相关论文
共 50 条
  • [31] Low Static and Dynamic Power MTCMOS Based 12T SRAM Cell for High Speed Memory System
    Upadhyay, P.
    Ghosh, Sarthak
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2014 11TH INTERNATIONAL JOINT CONFERENCE ON COMPUTER SCIENCE AND SOFTWARE ENGINEERING (JCSSE), 2014, : 212 - 217
  • [32] Novel Asymmetric 8T SRAM Cell with Dynamic Power
    Mo, Yi-Nan
    Hang, Guo-Qiang
    Zhang, Dan-Yan
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1480 - 1482
  • [33] Novel Ultra Low Power Optical Memory using Liquid Crystal
    Elrabiaey, Mahmoud A.
    Shalaby, Hossam M. H.
    Youssef, El-Sayed A.
    Obayya, Salah S. A.
    [J]. SILICON PHOTONICS: FROM FUNDAMENTAL RESEARCH TO MANUFACTURING, 2018, 10686
  • [34] LOW-POWER SURVIVOR MEMORY ARCHITECTURE FOR DFSE IN 1000BASE-T TRANSCEIVER
    Qiu Bingsen
    [J]. Journal of Electronics(China), 2014, 31 (02) : 92 - 99
  • [35] Low-power CMOS distributed amplifier using new cascade gain cell for high and low gain modes
    Farzamiyan, Amir Hossein
    Hakimi, Ahmad
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 453 - 460
  • [36] Low-power CMOS distributed amplifier using new cascade gain cell for high and low gain modes
    Amir Hossein Farzamiyan
    Ahmad Hakimi
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 74 : 453 - 460
  • [37] An novel low power embedded memory architecture for MPEG-4 applications with mobile devices
    Sayed, M
    Badawy, W
    [J]. SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, 2003, : 262 - 272
  • [38] LEAKAGE IMMUNE SINGLE ENDED 8T SRAM CELL FOR ULTRA-LOW POWER MEMORY DESIGN
    Pahuja, Hitesh
    Tyagi, Mintu
    Singh, Balwinder
    Panday, Sudhakar
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (02) : 629 - 645
  • [39] A novel low-power scan design technique using supply gating
    Bhunia, S
    Mahmoodi, H
    Mukhopadhyay, S
    Ghosh, D
    Roy, K
    [J]. IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 60 - 65
  • [40] Numerically optimized radiofrequency pulses for robust and low-power cardiovascular T2 preparation at 3T
    Ruud B van Heeswijk
    Kieran R O'Brien
    Jean Delacoste
    Matthias Stuber
    [J]. Journal of Cardiovascular Magnetic Resonance, 16 (Suppl 1)