Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating

被引:0
|
作者
Kim, Nam Sung [1 ]
Sinkar, Abhishek [1 ]
Seomun, Jun [2 ]
Shin, Youngsoo [2 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Korea Adv Inst Technol KAIST, Dept Elect Engn, Taejon 305701, South Korea
关键词
Power constraint; power-gating devices; process variations; yield; CHALLENGES;
D O I
10.1109/TVLSI.2011.2163533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%-21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%-98% of discarded dies violating their power constraint are recovered.
引用
收藏
页码:1885 / 1890
页数:7
相关论文
共 50 条
  • [1] Frequency and Yield Optimization using Power Gates in Power-Constrained Designs
    Kim, Nam Sung
    Seomun, Jun
    Sinkar, Abhishek
    Lee, Jungseob
    Han, Tae Hee
    Choi, Ken
    Shin, Youngsoo
    ISLPED 09, 2009, : 121 - 126
  • [2] A wakeup rush current and charge-up time analysis method for programmable power-gating designs
    Shi, Kaijian
    Li, Jingsong
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 163 - +
  • [3] Cyclic Power-Gating as an Alternative to Voltage and Frequency Scaling
    Cakmakci, Yaman
    Toms, Will
    Navaridas, Javier
    Lujan, Mikel
    IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (02) : 77 - 80
  • [4] Leakage Current Analysis for Diagnosis of Bridge Defects in Power-Gating Designs
    Tenentes, Vasileios
    Rossi, Daniele
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (04) : 883 - 895
  • [5] Power-gating aware floorplanning
    Jiang, Hailin
    Marek-Sadowska, Malgorzata
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 853 - 858
  • [6] An Ultra Low-Power Programmable Voltage Reference for Power-Constrained Electronic Systems
    Caselli, Michele
    Tiurin, Evgenii
    Stanzione, Stefano
    Boni, Andrea
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 618 - 630
  • [7] Low power finite state machine synthesis using power-gating
    Pradhan, Sambhu Nath
    Kumar, M. Tilak
    Chattopadhyay, Santanu
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (03) : 175 - 184
  • [8] Power/Ground supply network optimization for power-gating
    Jiang, Hailin
    Marek-Sadowska, Malgorzata
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 332 - +
  • [9] Overdrive power-gating techniques for total power minimization
    Drazdziulis, Mindaugas
    Larsson-Edefors, Per
    Svensson, Lars J.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 125 - +