An Ultra Low-Power Programmable Voltage Reference for Power-Constrained Electronic Systems

被引:6
|
作者
Caselli, Michele [1 ]
Tiurin, Evgenii [2 ]
Stanzione, Stefano [2 ]
Boni, Andrea [1 ]
机构
[1] Univ Parma, Dept Engn & Architecture, I-43124 Parma, Italy
[2] IMEC Holst Ctr, NL-5656 AE Eindhoven, Netherlands
关键词
Programmable voltage reference; low-power systems; duty-cycle; self-calibration; mixed-signal SoC;
D O I
10.1109/TCSI.2022.3219587
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a novel architecture for the generation of a programmable voltage reference: the background-calibrated (BC)-PVR. Our mixed-signal architecture periodically calibrates a static ultra low-power voltage reference generator, from an accurate bandgap reference. The portion of the chip used for the calibration can be powered down with a programmable duty-cycle. The system aims to fully exploit the small temperature derivative vs time DT of several application domains to minimize the average current consumption. The BCPVR has been designed and implemented in TSMC 55-nm CMOS technology, and it achieves the largest reported programming reference output range [0.42 - 2.52] V, over the temperature range [-20, 85] degrees C. The duty-cycle mode allows nanoampere current consumption, and the large design flexibility permits to optimize the system performance for the specific application. These features make the BC-PVR very well-suited for power-constrained electronic systems. Index Terms-
引用
收藏
页码:618 / 630
页数:13
相关论文
共 50 条
  • [1] Low-power, serial interface for power-constrained devices
    Degnan, Brian
    Hasler, Jennifer
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [2] Model of a switched-capacitor programmable voltage reference for ultra low-power applications
    Boni, Andrea
    Caselli, Michele
    INTEGRATION-THE VLSI JOURNAL, 2023, 90 : 163 - 170
  • [3] An ultra low-voltage ultra low-power CMOS threshold voltage reference
    Ferreira, Luis H. C.
    Pimenta, Tales C.
    Moreno, Robson L.
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 2044 - 2050
  • [4] A CMOS voltage reference based on threshold voltage for ultra low-voltage and ultra low-power
    Ferreira, LHDC
    Pimenta, TC
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 10 - 12
  • [5] An Ultra Low-Power Low-Voltage Programmable Temperature Detection Circuit
    Olmos, Alfredo
    Pietri, Stefano
    Coimbra, Ricardo
    Franco Neto, Murillo
    Soldera, Jefferson D. B.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2525 - 2528
  • [6] Power-Constrained Design Optimization of PM Machines for Low-Power Low-Voltage and High-Torque Applications
    Park, Ji Hoon
    Min, Seun Guy
    IEEE TRANSACTIONS ON TRANSPORTATION ELECTRIFICATION, 2024, 10 (03): : 7127 - 7139
  • [7] A Resistorless Low-Power Voltage Reference
    Zhou, Ze-kun
    Shi, Yue
    Gou, Chao
    Wang, Xia
    Wu, Gang
    Feng, Jie-fei
    Wang, Zhuo
    Zhang, Bo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (07) : 613 - 617
  • [8] Sub-1V ultra low-power voltage reference
    Abbas, C. Mohammed
    Shukla, Abhishek
    Kavitha, R. K.
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [9] An Ultra Low-Power, High-PSRR CMOS Voltage Reference
    Yousefi, Somayeh
    Jalali, Mohsen
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 428 - 432
  • [10] Designing efficient FPGA tiles for power-constrained ultra-low-power applications
    Razzaq, Anas
    Sani, Sajjad Rostami
    Ye, Andy Gean
    INTEGRATION-THE VLSI JOURNAL, 2021, 78 : 124 - 134