Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating

被引:0
|
作者
Kim, Nam Sung [1 ]
Sinkar, Abhishek [1 ]
Seomun, Jun [2 ]
Shin, Youngsoo [2 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Korea Adv Inst Technol KAIST, Dept Elect Engn, Taejon 305701, South Korea
关键词
Power constraint; power-gating devices; process variations; yield; CHALLENGES;
D O I
10.1109/TVLSI.2011.2163533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%-21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%-98% of discarded dies violating their power constraint are recovered.
引用
收藏
页码:1885 / 1890
页数:7
相关论文
共 50 条
  • [41] A Framework for Power-Gating Functional Units in Embedded Microprocessors
    Roy, Soumyaroop
    Ranganathan, Nagarajan
    Katkoori, Srinivas
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (11) : 1640 - 1649
  • [42] Power-gating current test for static RAM in nanotechnologies
    Chao, Yuan-Wei
    Chen, Hsin-Ling
    Chen, Chih-Jong
    Huang, Tsung-Chu
    MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07), 2008, : 42 - 45
  • [43] Power-gating technique for network-on-chip buffers
    Casu, M. R.
    Yadav, M. K.
    Zamboni, M.
    ELECTRONICS LETTERS, 2013, 49 (23) : 1438 - 1440
  • [44] Power Punch: Towards Non-blocking Power-gating of NoC Routers
    Chen, Lizhong
    Zhu, Di
    Pedram, Massoud
    Pinkston, Timothy M.
    2015 IEEE 21ST INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2015, : 378 - 389
  • [45] Energy Efficient Power-Management for Out-of-Order Processors Using Cyclic Power-Gating
    Toms, William
    Goodacre, John
    Lujan, Mikel
    ARCHITECTURE OF COMPUTING SYSTEMS (ARCS 2021), 2021, 12800 : 183 - 198
  • [46] An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs
    Bosio, Alberto
    Dilillo, Luigi
    Girard, Patrick
    Virazel, Arnaud
    Zordan, Leonardo B.
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 185 - 191
  • [47] Energy Efficiency of Power-Gating in Low-Power Clocked Storage Elements
    Giacomotto, Christophe
    Singh, Mandeep
    Vratonjic, Milena
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 268 - 276
  • [48] Few Good Frequencies for Power-Constrained Test
    Gunasekar, Sindhu
    Agrawal, Vishwani D.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 393 - 398
  • [49] Construction D' Lattices for Power-Constrained Communications
    Zhou, Fan
    Kurkoski, Brian M.
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2022, 70 (04) : 2200 - 2212
  • [50] ASYMPTOTICALLY OPTIMAL POWER-CONSTRAINED DISTRIBUTED ESTIMATION
    Guerriero, M.
    Willett, P.
    Marano, S.
    Matta, V.
    2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2010, : 2982 - 2985