Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating

被引:0
|
作者
Kim, Nam Sung [1 ]
Sinkar, Abhishek [1 ]
Seomun, Jun [2 ]
Shin, Youngsoo [2 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Korea Adv Inst Technol KAIST, Dept Elect Engn, Taejon 305701, South Korea
关键词
Power constraint; power-gating devices; process variations; yield; CHALLENGES;
D O I
10.1109/TVLSI.2011.2163533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%-21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%-98% of discarded dies violating their power constraint are recovered.
引用
收藏
页码:1885 / 1890
页数:7
相关论文
共 50 条
  • [21] Power-constrained high-frequency circuits for the IBM POWER6 microprocessor
    Curran, B.
    Fluhr, E.
    Paredes, J.
    Sigal, L.
    Friedrich, J.
    Chan, Y. -H.
    Hwang, C.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2007, 51 (06) : 715 - 731
  • [22] Nonvolatile power-gating architecture for SRAM using SOTB technology
    Shuto, Y.
    Yamamoto, S.
    Sugahara, S.
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 166 - 167
  • [23] SRAM, EPROM, PLD combo targets space-, power-constrained designs
    Dipert, B
    EDN, 1997, 42 (12) : 13 - 14
  • [24] Power Tuning HPC Jobs on Power-Constrained Systems
    Gholkar, Neha
    Mueller, Frank
    Rountree, Barry
    2016 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURE AND COMPILATION TECHNIQUES (PACT), 2016, : 179 - 190
  • [25] On Energy Efficient Power Allocation for Power-Constrained Systems
    Sboui, Lokman
    Rezki, Zouheir
    Alouini, Mohamed-Slim
    2014 IEEE 25TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATION (PIMRC), 2014, : 1954 - 1958
  • [26] WELL TAPPING METHODOLOGIES IN POWER-GATING DESIGN
    Shi, Kaijian
    Tester, David
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 128 - 131
  • [27] Power-Gating Models for Rapid Design Exploration
    Peterson, Dustin
    Bringmann, Oliver
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [28] Adaptive Power Shifting for Power-Constrained Heterogeneous Systems
    Ortega, Cristobal
    Alvarez, Lluc
    Buyuktosunoglu, Alper
    Bertran, Ramon
    Rosedahl, Todd
    Bose, Pradip
    Moreto, Miquel
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (03) : 627 - 640
  • [29] Adaptable AES Implementation with Power-Gating Support
    Banik, Subhadeep
    Bogdanov, Andrey
    Fanni, Tiziana
    Sau, Carlo
    Raffo, Luigi
    Palumbo, Francesca
    Regazzoni, Francesco
    PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS (CF'16), 2016, : 331 - 334
  • [30] A power-gating technique for adiabatic circuits using bootstrapped NMOS switches
    Hu, Jianping
    Dai, Jing
    Zhou, Dong
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 89 - +