Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating

被引:0
|
作者
Kim, Nam Sung [1 ]
Sinkar, Abhishek [1 ]
Seomun, Jun [2 ]
Shin, Youngsoo [2 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
[2] Korea Adv Inst Technol KAIST, Dept Elect Engn, Taejon 305701, South Korea
关键词
Power constraint; power-gating devices; process variations; yield; CHALLENGES;
D O I
10.1109/TVLSI.2011.2163533
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%-21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%-98% of discarded dies violating their power constraint are recovered.
引用
收藏
页码:1885 / 1890
页数:7
相关论文
共 50 条
  • [31] Power-constrained CMOS scaling limits
    Frank, DJ
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (2-3) : 235 - 244
  • [32] Finding Best Voltage and Frequency to Shorten Power-Constrained Test Time
    Venkataramani, Praveen
    Sindia, Suraj
    Agrawal, Vishwani D.
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [33] A Power-Gating Scheme for CAL Circuits Using Single-Phase Power-Clock
    Zhang, Weiqiang
    Su, Li
    Fu, Jinghong
    Hu, Jianping
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 846 - 849
  • [34] Using clock-Vdd to test and diagnose the power-switch in power-gating circuit
    Huang, Hsiang-Hui
    Cheng, Ching-Hwa
    25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 110 - +
  • [35] Energy performance of nonvolatile power-gating SRAM using SOTB technology
    Shuto, Yusuke
    Yamamoto, Shuu'ichirou
    Sugahara, Satoshi
    ESSCIRC CONFERENCE 2016, 2016, : 95 - 98
  • [36] Design and implementation of nonvolatile power-gating SRAM using SOTB technology
    Shuto, Yusuke
    Yamamoto, Shuu'ichirou
    Sugahara, Satoshi
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 338 - 343
  • [37] Energy performance of nonvolatile power-gating SRAM using SOTB technology
    Shuto, Yusuke
    Yamamoto, Shuu'ichirou
    Sugahara, Satoshi
    2016 46TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2016, : 87 - 90
  • [38] Power Efficient Variability Compensation Through Clustered Tunable Power-Gating
    Silva, Leandro Max de Lima
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 242 - 253
  • [39] Low-power, serial interface for power-constrained devices
    Degnan, Brian
    Hasler, Jennifer
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [40] Synthesis of Active-Mode Power-Gating Circuits
    Seomun, Jun
    Shin, Insup
    Shin, Youngsoo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (03) : 391 - 403