Finding Best Voltage and Frequency to Shorten Power-Constrained Test Time

被引:0
|
作者
Venkataramani, Praveen [1 ]
Sindia, Suraj [1 ]
Agrawal, Vishwani D. [1 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
基金
美国国家科学基金会;
关键词
Reduced voltage test; Test time reduction; Scan test;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In a digital test, supply voltage (V-DD), clock frequency (f(test)), peak power (P-MAX) and test time (TT) are related parameters. For a given limit P-MAX = P-MAXfunc, normally set by functional specification, we find the optimum V-DD = V-DDopt and f(test) = f(opt) to minimize TT. A solution is derived analytically from the technology-dependent characterization of semiconductor devices. It is shown that at V-DDopt the peak power any test cycle consumes just equals P-MAXfunc and f(test) is fastest that the critical path at V-DDopt will allow. The paper demonstrates how test parameters can be obtained numerically from MATLAB, or experimentally by bench test equipment like National Instruments' ELVIS. This optimization can cut the test time of ISCAS'89 benchmarks in 180nm CMOS into half.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Finding the Limits of Power-Constrained Application Performance
    Bailey, Peter E.
    Marathe, Aniruddha
    Lowenthal, David K.
    Rountree, Barry
    Schulz, Martin
    PROCEEDINGS OF SC15: THE INTERNATIONAL CONFERENCE FOR HIGH PERFORMANCE COMPUTING, NETWORKING, STORAGE AND ANALYSIS, 2015,
  • [2] Few Good Frequencies for Power-Constrained Test
    Gunasekar, Sindhu
    Agrawal, Vishwani D.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 393 - 398
  • [3] Dynamic Voltage and Frequency Scaling for Power-Constrained Design using Process Voltage and Temperature Sensor Circuits
    Nan, Haiqing
    Kim, Kyung Ki
    Wang, Wei
    Choi, Ken
    JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2011, 7 (01): : 93 - 102
  • [4] The Impact of CPU Voltage Margins on Power-Constrained Execution
    Koutsovasilis, Panos
    Antonopoulos, Christos D.
    Bellas, Nikolaos
    Lalis, Spyros
    Papadimitriou, George
    Chatzidimitriou, Athanasios
    Gizopoulos, Dimitris
    IEEE TRANSACTIONS ON SUSTAINABLE COMPUTING, 2022, 7 (01): : 221 - 234
  • [5] Power-constrained block-test list scheduling
    Muresan, V
    Wang, XJ
    Muresan, V
    Vladutiu, M
    11TH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2000, : 182 - 187
  • [6] Optimal Pipeline Depth And Supply Voltage For Power-constrained Processors
    Giri, Abhijit
    Nandy, S. K.
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 37 - 42
  • [7] Frequency and Yield Optimization using Power Gates in Power-Constrained Designs
    Kim, Nam Sung
    Seomun, Jun
    Sinkar, Abhishek
    Lee, Jungseob
    Han, Tae Hee
    Choi, Ken
    Shin, Youngsoo
    ISLPED 09, 2009, : 121 - 126
  • [8] A Run-Time System for Power-Constrained HPC Applications
    Marathe, Aniruddha
    Bailey, Peter E.
    Lowenthal, David K.
    Rountree, Barry
    Schulz, Martin
    de Supinski, Bronis R.
    HIGH PERFORMANCE COMPUTING, ISC HIGH PERFORMANCE 2015, 2015, 9137 : 394 - 408
  • [9] Reducing Test Time of Power Constrained Test by Optimal Selection of Supply Voltage
    Venkataramani, Praveen
    Agrawal, Vishwani D.
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 273 - 278
  • [10] An Ultra Low-Power Programmable Voltage Reference for Power-Constrained Electronic Systems
    Caselli, Michele
    Tiurin, Evgenii
    Stanzione, Stefano
    Boni, Andrea
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 618 - 630