A 90-MS/s 11-MHz-Bandwidth 62-dB SNDR Noise-Shaping SAR ADC

被引:143
|
作者
Fredenburg, Jeffrey A. [1 ]
Flynn, Michael P. [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
基金
美国国家科学基金会;
关键词
Analog-to-digital; CMOS; converter;
D O I
10.1109/JSSC.2012.2217874
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although charge-redistribution successive approximation (SAR) ADCs are highly efficient, comparator noise and other effects limit the most efficient operation to below 10-b ENOB. This work introduces an oversampling, noise-shaping SAR ADC architecture that achieves 10-b ENOB with an 8-b SAR DAC array. A noise-shaping scheme shapes both comparator noise and quantization noise, thereby decoupling comparator noise from ADC performance. The loop filter is comprised of a cascade of a two-tap charge-domain FIR filter and an integrator to achieve good noise shaping even with a low-quality integrator. The prototype ADC is fabricated in 65-nm CMOS and occupies a core area of 0.03 mm(2). Operating at 90MS/s, it consumes 806 mu W from a 1.2-V supply.
引用
收藏
页码:2898 / 2904
页数:7
相关论文
共 50 条
  • [31] A 590 μW, 106.6 dB SNDR, 24 kHz BW Continuous-Time Zoom ADC with a Noise-Shaping 4-bit SAR ADC
    Mehrotra, Shubham
    Eland, Efraim
    Karmakar, Shoubhik
    Liu, Angqi
    Gonen, Burak
    Bolatkale, Muhammed
    Van Veldhoven, Robert
    Makinwa, Kofi A. A.
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 253 - 256
  • [32] A 77.3-dB SNDR 62.5-kHz Bandwidth Continuous-Time Noise-Shaping SAR ADC With Duty-Cycled Gm-C Integrator
    Li, Hanyue
    Shen, Yuting
    Cantatore, Eugenio
    Harpe, Pieter
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (04) : 939 - 948
  • [33] An 85 dB DR 4 MHz BW Pipelined Noise-Shaping SAR ADC With 1-2 MASH Structure
    Oh, Sein
    Oh, Younggyun
    Lee, Juyong
    Kim, Kihyun
    Lee, Seungjun
    Kim, Jintae
    Chae, Hyungil
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) : 3424 - 3433
  • [34] A 97.99 dB SNDR, 2 kHz BW, 37.1 μW Noise-Shaping SAR ADC with Dynamic Element Matching and Modulation Dither Effect
    Obata, Koji
    Matsukawa, Kazuo
    Miki, Takuji
    Tsukamoto, Yusuke
    Sushihara, Koji
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [35] A 77.1-dB-SNDR 6.25-MHz-BW Pipeline SAR ADC With Enhanced Interstage Gain Error Shaping and Quantization Noise Shaping
    Hsu, Chen-Kai
    Tang, Xiyuan
    Liu, Jiaxin
    Xu, Rui
    Zhao, Wenda
    Mukherjee, Abhishek
    Andeen, Timothy R., Jr.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (03) : 739 - 749
  • [36] A 0.46mW 5MHz-BW 79.7dB-SNDR Noise-Shaping SAR ADC with Dynamic-Amplifier-Based FIR-IIR Filter
    Liu, Chun-Cheng
    Huang, Mu-Chen
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 466 - 466
  • [37] A noise-shaping SAR ADC for energy limited applications in 90 nm CMOS technology
    Reza Inanlou
    Mohsen Shahghasemi
    Mohammad Yavari
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 257 - 269
  • [38] A 10-KS/s 625-Hz-Bandwidth 60-dB SNDR Noise-Shaping ADC for Bio-potential Signals Detection Application
    Hu, Jin
    Liu, Maliang
    Liu, Shubin
    Ding, Ruixue
    Zhu, Zhangming
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 46 - 49
  • [39] A noise-shaping SAR ADC for energy limited applications in 90 nm CMOS technology
    Inanlou, Reza
    Shahghasemi, Mohsen
    Yavari, Mohammad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (02) : 257 - 269
  • [40] A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping
    Liu, Jiaxin
    Wang, Xing
    Gao, Zijie
    Zhan, Mingtao
    Tang, Xiyuan
    Hsu, Chen-Kai
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (11) : 3412 - 3423