A 77.3-dB SNDR 62.5-kHz Bandwidth Continuous-Time Noise-Shaping SAR ADC With Duty-Cycled Gm-C Integrator

被引:3
|
作者
Li, Hanyue [1 ]
Shen, Yuting [1 ]
Cantatore, Eugenio [1 ]
Harpe, Pieter [1 ]
机构
[1] Eindhoven Univ Technol, Dept Elect Engn, NL-5600 MB Eindhoven, Netherlands
基金
荷兰研究理事会;
关键词
Anti-aliasing; continuous time (CT); current steering; duty-cycled integrator; noise-shaping successive-approximation-register (NS-SAR) analog-to-digital converter (ADC); DELTA-SIGMA MODULATOR; BW;
D O I
10.1109/JSSC.2022.3227678
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a first-order continuous-time (CT) noise-shaping successive-approximation-register (NS-SAR) analog-to-digital converter (ADC). Different from other NS-SAR ADCs in literature, which are discrete-time (DT), this ADC utilizes a CT Gm-C integrator to realize an inherent anti-aliasing function. To cope with the timing conflict between the DT SAR ADC and the CT integrator, the sampling switch of the SAR ADC is removed, and the integrator is duty cycled to leave 5% of the sampling clock period for the SAR conversion. Redundancy is added to track the varying ADC input due to the absence of the sampling switch. A theoretical analysis shows that the 5% duty-cycling has negligible effects on the signal transfer function (STF) and the noise transfer function. The output swing and linearity requirements for the integrator are also relaxed thanks to the inherent feedforward path in the NS-SAR ADC architecture. Fabricated in 65-nm CMOS, the prototype achieves 77.3-dB peak signal-to-noise and distortion ratio (SNDR) in a 62.5-kHz bandwidth while consuming 13.5 mu W, leading to a Schreier figure of merit (FoM) of 174.0 dB. Moreover, it provides 15-dB attenuation in the alias band.
引用
收藏
页码:939 / 948
页数:10
相关论文
共 12 条
  • [1] A kT/C-Noise-Cancelled Noise-Shaping SAR ADC with a Duty-Cycled Amplifier
    Li, Shaolan
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 758 - 761
  • [2] An 80dB-SNDR 98dB-SFDR Noise-Shaping SAR ADC with Duty-Cycled Amplifier and Digital-Predicted Mismatch Error Shaping
    Li, Hanyue
    Shen, Yuting
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 387 - 390
  • [3] A 590 μW, 106.6 dB SNDR, 24 kHz BW Continuous-Time Zoom ADC with a Noise-Shaping 4-bit SAR ADC
    Mehrotra, Shubham
    Eland, Efraim
    Karmakar, Shoubhik
    Liu, Angqi
    Gonen, Burak
    Bolatkale, Muhammed
    Van Veldhoven, Robert
    Makinwa, Kofi A. A.
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 253 - 256
  • [4] A 200 kHz-Bandwidth 101 dB SNDR Noise-Shaping SAR ADC with NTF Strengthening Method
    Wu, Zhenhuan
    Su, Jie
    Chen, Lei
    IEICE ELECTRONICS EXPRESS, 2024, 21 (13): : 6 - 6
  • [5] A 62.5 kHz-BW 92 dB-SNDR noise-shaping SAR ADC with NS-CAL method
    Li, Jianzheng
    Zhao, Yuchen
    Hu, Weimin
    Yao, Jinghan
    Liu, Ziwei
    Qin, Yajie
    MICROELECTRONICS JOURNAL, 2024, 153
  • [6] An 84 dB Dynamic Range 62.5-625 kHz Bandwidth Clock-Scalable Noise-Shaping SAR ADC with Open-Loop Integrator using Dynamic Amplifier
    Miyahara, Masaya
    Matsuzawa, Akira
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [7] A 7.3-μW 13-ENOB 98-dB SFDR Noise-Shaping SAR ADC With Duty-Cycled Amplifier and Mismatch Error Shaping
    Li, Hanyue
    Shen, Yuting
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (07) : 2078 - 2089
  • [8] A 0.4-V Gm-C Proportional-Integrator-Based Continuous-Time ΔΣ Modulator With 50-kHz BW and 74.4-dB SNDR
    Lv, Lishan
    Jain, Ankesh
    Zhou, Xiong
    Becker, Joachim
    Li, Qiang
    Ortmanns, Maurits
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) : 3256 - 3267
  • [9] A 10-MHz Bandwidth 70-dB SNDR 640MS/s Continuous-Time ΣΔ ADC Using Gm-C Filter with Nonlinear Feedback DAC Calibration
    Huang, Jiageng
    Yang, Shiliang
    Yuan, Jie
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [10] A 50MHz-Bandwidth 70.4dB-SNDR Calibration-Free Time-Interleaved 4th-Order Noise-Shaping SAR ADC
    Jie, Lu
    Zheng, Boyi
    Flynn, Michael P.
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 332 - +