A 90-MS/s 11-MHz-Bandwidth 62-dB SNDR Noise-Shaping SAR ADC

被引:143
|
作者
Fredenburg, Jeffrey A. [1 ]
Flynn, Michael P. [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
基金
美国国家科学基金会;
关键词
Analog-to-digital; CMOS; converter;
D O I
10.1109/JSSC.2012.2217874
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although charge-redistribution successive approximation (SAR) ADCs are highly efficient, comparator noise and other effects limit the most efficient operation to below 10-b ENOB. This work introduces an oversampling, noise-shaping SAR ADC architecture that achieves 10-b ENOB with an 8-b SAR DAC array. A noise-shaping scheme shapes both comparator noise and quantization noise, thereby decoupling comparator noise from ADC performance. The loop filter is comprised of a cascade of a two-tap charge-domain FIR filter and an integrator to achieve good noise shaping even with a low-quality integrator. The prototype ADC is fabricated in 65-nm CMOS and occupies a core area of 0.03 mm(2). Operating at 90MS/s, it consumes 806 mu W from a 1.2-V supply.
引用
收藏
页码:2898 / 2904
页数:7
相关论文
共 50 条
  • [21] A 10-kS/s 625-Hz-Bandwidth 65-dB SNDR Second-Order Noise-Shaping SAR ADC for Biomedical Sensor Applications
    Hu, Jin
    Li, Dengquan
    Liu, Maliang
    Zhu, Zhangming
    IEEE SENSORS JOURNAL, 2020, 20 (23) : 13881 - 13891
  • [22] A 79dB-SNDR 167dB-FoM Bandpass ΔΣ ADC Combining N-Path Filter with Noise-Shaping SAR
    Shen, Linxiao
    Gao, Zijie
    Yang, Xiangxing
    Shi, Wei
    Sun, Nan
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 382 - +
  • [23] A 62.5 kHz-BW 92 dB-SNDR noise-shaping SAR ADC with NS-CAL method
    Li, Jianzheng
    Zhao, Yuchen
    Hu, Weimin
    Yao, Jinghan
    Liu, Ziwei
    Qin, Yajie
    MICROELECTRONICS JOURNAL, 2024, 153
  • [24] Noise-Shaping SAR ADC Using a Two-Capacitor Digitally Calibrated DAC With 82.6-dB SNDR and 90.9-dB SFDR
    Shi, Lukang
    Thiagarajan, Eashwar
    Singh, Rajiv
    Hancioglu, Erhan
    Moon, Un-Ku
    Temes, Gabor C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (10) : 4001 - 4012
  • [25] Gain-boosted Complementary Dynamic Residue Amplifier for a 160 MS/s 61 dB SNDR Noise Shaping SAR ADC
    Ghaedrahmati, Hanie
    Zhou, Jianjun
    Shi, Lukang
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 141 - 144
  • [26] An error-feedback noise-shaping SAR ADC in 90 nm CMOS
    Mohsen Shahghasemi
    Reza Inanlou
    Mohammad Yavari
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 805 - 814
  • [27] A simple structure for noise-shaping SAR ADC in 90 nm CMOS technology
    Inanlou, Reza
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2015, 69 (08) : 1085 - 1093
  • [28] An error-feedback noise-shaping SAR ADC in 90 nm CMOS
    Shahghasemi, Mohsen
    Inanlou, Reza
    Yavari, Mohammad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (03) : 805 - 814
  • [29] An 80dB-SNDR 98dB-SFDR Noise-Shaping SAR ADC with Duty-Cycled Amplifier and Digital-Predicted Mismatch Error Shaping
    Li, Hanyue
    Shen, Yuting
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 387 - 390
  • [30] A 25MHz-BW 75dB-SNDR Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC with Background Offset Calibration
    Zhang, Hongshuai
    Zhu, Yan
    Chan, Chi-Hang
    Martins, R. P.
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 380 - +