Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Reduced Vertical Nanowires Separation, New Work Function Metal Gate Solutions, and DC/AC Performance Optimization

被引:0
|
作者
Ritzenthaler, R. [1 ]
Mertens, H. [1 ]
Pena, V. [2 ]
Santoro, G. [2 ]
Chasin, A. [1 ]
Kenis, K. [1 ]
Devriendt, K. [1 ]
Mannaert, G. [1 ]
Dekkers, H. [1 ]
Dangol, A. [1 ]
Lin, Y. [3 ]
Sun, S. [3 ]
Chen, Z. [3 ]
Kim, M. [3 ]
Machillot, J. [2 ]
Mitard, J. [1 ]
Yoshida, N. [3 ]
Kim, N. [3 ]
Mocuta, D. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] Appl Mat Inc, Leuven, Belgium
[3] Appl Mat Inc, 3050 Bowers Ave, Santa Clara, CA 95053 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on vertically stacked gate-all-around (GAA) Si nanowire (NW) MOSFETs, integrated in a CMOS dual Work Function Metal Replacement Metal Gate (RMG) flow. The integration of a lower temperature STI module and a SiN liner, designed to mitigate the oxidation-induced NW size loss and improve the width/height aspect ratio and NW controllability, is validated electrically. Additionally, Si GAA devices with reduced vertical nanowire spacing are demonstrated. The challenges in terms of Work Function Metal thickness scaling are highlighted, and a thinner nMetal process with low V-TH capability and no J(G)/PBTI lifetime penalty is proposed. Electrically, these process innovations lead to a large improvement of I-ON/I-OFF performance and short channel margin. Finally, a ring oscillator circuit demonstration is shown, with a improvement of gate delay from 24ps down to 10ps at matched V-DD demonstrated.
引用
下载
收藏
页数:4
相关论文
共 50 条
  • [21] Switching performance assessment of gate-all-around InAs–Si vertical TFET with triple metal gate, a simulation study
    Dariush Madadi
    Saeed Mohammadi
    Discover Nano, 18
  • [22] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    MICROELECTRONICS JOURNAL, 2021, 116
  • [23] Switching performance assessment of gate-all-around InAs-Si vertical TFET with triple metal gate, a simulation study
    Madadi, Dariush
    Mohammadi, Saeed
    DISCOVER NANO, 2023, 18 (01)
  • [24] Correction: Switching performance assessment of gate-all-around InAs–Si vertical TFET with triple metal gate, a simulation study
    Dariush Madadi
    Saeed Mohammadi
    Discover Nano, 19
  • [25] Performance of vertical gate-all-around nanowire p-MOS transistors determined by boron depletion during oxidation
    Rossi, Chiara
    Burenkov, Alexander
    Pichler, Peter
    Baer, Eberhard
    Mueller, Jonas
    Larrieu, Guilhem
    SOLID-STATE ELECTRONICS, 2023, 200
  • [26] Positive Bias Temperature Instabilities in Vertical Gate-all-around poly-Si Nanowire Field-effect Transistors
    Yang, Wenjing
    Li, Yuan
    Wang, Bo
    Qian, He
    Chen, Jiezhi
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 175 - 176
  • [27] Characteristics of Stacked Gate-All-Around Si Nanosheet MOSFETs With Metal Sidewall Source/Drain and Their Impacts on CMOS Circuit Properties
    Sung, Wen-Li
    Li, Yiming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (06) : 3124 - 3128
  • [28] Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices
    Zhang, Qingzhu
    Gu, Jie
    Xu, Renren
    Cao, Lei
    Li, Junjie
    Wu, Zhenhua
    Wang, Guilei
    Yao, Jiaxin
    Zhang, Zhaohao
    Xiang, Jinjuan
    He, Xiaobin
    Kong, Zhenzhen
    Yang, Hong
    Tian, Jiajia
    Xu, Gaobo
    Mao, Shujuan
    Radamson, Henry H.
    Yin, Huaxiang
    Luo, Jun
    NANOMATERIALS, 2021, 11 (03) : 1 - 15
  • [29] Triple-metal gate work function engineering to improve the performance of junctionless cylindrical gate-all-around Si nanowire MOSFETs for the upcoming sub-3-nm technology node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (02) : 267 - 278
  • [30] Performance Limit of Gate-All-Around Si Nanowire Field-Effect Transistors: An Ab Initio Quantum Transport Simulation
    Liu, Shiqi
    Li, Qiuhui
    Yang, Chen
    Yang, Jie
    Xu, Lin
    Xu, Linqiang
    Ma, Jiachen
    Li, Ying
    Fang, Shibo
    Wu, Baochun
    Dong, Jichao
    Yang, Jinbo
    Lu, Jing
    PHYSICAL REVIEW APPLIED, 2022, 18 (05)