Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Reduced Vertical Nanowires Separation, New Work Function Metal Gate Solutions, and DC/AC Performance Optimization

被引:0
|
作者
Ritzenthaler, R. [1 ]
Mertens, H. [1 ]
Pena, V. [2 ]
Santoro, G. [2 ]
Chasin, A. [1 ]
Kenis, K. [1 ]
Devriendt, K. [1 ]
Mannaert, G. [1 ]
Dekkers, H. [1 ]
Dangol, A. [1 ]
Lin, Y. [3 ]
Sun, S. [3 ]
Chen, Z. [3 ]
Kim, M. [3 ]
Machillot, J. [2 ]
Mitard, J. [1 ]
Yoshida, N. [3 ]
Kim, N. [3 ]
Mocuta, D. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] Appl Mat Inc, Leuven, Belgium
[3] Appl Mat Inc, 3050 Bowers Ave, Santa Clara, CA 95053 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on vertically stacked gate-all-around (GAA) Si nanowire (NW) MOSFETs, integrated in a CMOS dual Work Function Metal Replacement Metal Gate (RMG) flow. The integration of a lower temperature STI module and a SiN liner, designed to mitigate the oxidation-induced NW size loss and improve the width/height aspect ratio and NW controllability, is validated electrically. Additionally, Si GAA devices with reduced vertical nanowire spacing are demonstrated. The challenges in terms of Work Function Metal thickness scaling are highlighted, and a thinner nMetal process with low V-TH capability and no J(G)/PBTI lifetime penalty is proposed. Electrically, these process innovations lead to a large improvement of I-ON/I-OFF performance and short channel margin. Finally, a ring oscillator circuit demonstration is shown, with a improvement of gate delay from 24ps down to 10ps at matched V-DD demonstrated.
引用
下载
收藏
页数:4
相关论文
共 50 条
  • [41] Impact of work-function variation on analog figures-of-merits for high-k/ metal-gate junctionless FinFET and gate-all-around nanowire MOSFET
    Lu, Wei-Feng
    Dai, Liang
    MICROELECTRONICS JOURNAL, 2019, 84 : 54 - 58
  • [42] Gate-All-Around CMOS (InAs n-FET and GaSb p-FET) based on Vertically-Stacked Nanowires on a Si Platform, Enabled by Extremely-Thin Buffer Layer Technology and Common Gate Stack and Contact Modules
    Goh, Kian-Hui
    Tan, Kian-Hua
    Yadav, Sachin
    Annie
    Yoon, Soon-Fatt
    Liang, Gengchiau
    Gong, Xiao
    Yeo, Yee-Chia
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [43] Process Variation Effect, Metal-Gate Work-Function Fluctuation and Random Dopant Fluctuation of 10-nm Gate-All-Around Silicon Nanowire MOSFET Devices
    Li, Yiming
    Chang, Han-Tung
    Lai, Chun-Ning
    Chao, Pei-Jung
    Chen, Chieh-Yang
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [44] Self-Limited Low-Temperature Trimming and Fully Silicided S/D for Vertically Stacked Cantilever Gate-All-Around Poly-Si Junctionless Nanosheet Transistors
    Chung, Chris Chun-Chih
    Ko, Chun-Ming
    Chao, Tien-Sheng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 959 - 963
  • [45] Nanosized-Metal-Grain-Pattern-Dependent Threshold-Voltage Models for the Vertically Stacked Multichannel Gate-All-Around Si Nanosheet MOSFETs and Their Applications in Circuit Simulation
    Sung, Wen-Li
    Li, Yiming
    Chuang, Min-Hui
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 350 - 358
  • [46] DC and Analog/RF Performance Evaluation Using Dual Metal Gate Work Function Engineering of Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using NEGF Approach for Upcoming Sub 5 nm Technology Node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    INTERNATIONAL JOURNAL OF PRECISION ENGINEERING AND MANUFACTURING, 2024, 25 (09) : 1885 - 1897
  • [47] New Insights into Oxide Traps Characterization in Gate-All-Around Nanowire Transistors with TiN Metal Gates Based on Combined Ig-Id RTS Technique
    Zhang, Liangliang
    Zhuge, Jing
    Wang, Runsheng
    Huang, Ru
    Liu, Changze
    Wu, Dake
    Kang, Zhaoyi
    Kim, Done-Won
    Park, Donggun
    Wang, Yangyuan
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 46 - +
  • [48] Statistical Prediction of Nanosized-Metal-Grain-Induced Threshold-Voltage Variability for 3D Vertically Stacked Silicon Gate-All-Around Nanowire n-MOSFETs
    Wen-Li Sung
    Yiming Li
    Journal of Electronic Materials, 2020, 49 : 6865 - 6871
  • [49] Performance Comparison Between Inversion Mode and Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using Dual Metal Gate Work Function Engineering for Upcoming Sub 5 nm Technology Node
    Sanjay, Vibhor
    Kumar, Vibhor
    Vohra, Anil
    SILICON, 2024, 16 (03) : 989 - 1003
  • [50] Performance Comparison Between Inversion Mode and Junctionless Cylindrical Gate All Around Si Nanowire MOSFET Using Dual Metal Gate Work Function Engineering for Upcoming Sub 5 nm Technology Node
    Vibhor Sanjay
    Anil Kumar
    Silicon, 2024, 16 : 989 - 1003