Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices

被引:34
|
作者
Zhang, Qingzhu [1 ,2 ]
Gu, Jie [1 ,2 ,3 ]
Xu, Renren [1 ,2 ,3 ]
Cao, Lei [1 ,2 ,3 ]
Li, Junjie [1 ,2 ,3 ]
Wu, Zhenhua [1 ,2 ]
Wang, Guilei [1 ,2 ]
Yao, Jiaxin [1 ,2 ]
Zhang, Zhaohao [1 ,2 ]
Xiang, Jinjuan [1 ]
He, Xiaobin [1 ]
Kong, Zhenzhen [1 ,2 ]
Yang, Hong [1 ,2 ]
Tian, Jiajia [1 ]
Xu, Gaobo [1 ]
Mao, Shujuan [1 ,2 ]
Radamson, Henry H. [1 ]
Yin, Huaxiang [1 ,2 ,3 ]
Luo, Jun [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Adv Integrated Circuits R&D Ctr, Inst Microelect, Beijing 100029, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
nanosheet (NS); gate-all-around (GAA); channel release; parasitic channel; suppression; TRANSISTORS; CMOS;
D O I
10.3390/nano11030646
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, the optimizations of vertically-stacked horizontal gate-all-around (GAA) Si nanosheet (NS) transistors on bulk Si substrate are systemically investigated. The release process of NS channels was firstly optimized to achieve uniform device structures. An over 100:1 selective wet-etch ratio of GeSi to Si layer was achieved for GeSi/Si stacks samples with different GeSi thickness (5 nm, 10 nm, and 20 nm) or annealing temperatures (<= 900 degrees C). Furthermore, the influence of ground-plane (GP) doping in Si sub-fin region to improve electrical characteristics of devices was carefully investigated by experiment and simulations. The subthreshold characteristics of n-type devices were greatly improved with the increase of GP doping doses. However, the p-type devices initially were improved and then deteriorated with the increase of GP doping doses, and they demonstrated the best electrical characteristics with the GP doping concentrations of about 1 x 10(18) cm(-3), which was also confirmed by technical computer aided design (TCAD) simulation results. Finally, 4 stacked GAA Si NS channels with 6 nm in thickness and 30 nm in width were firstly fabricated on bulk substrate, and the performance of the stacked GAA Si NS devices achieved a larger I-ON/I-OFF ratio (3.15 x 10(5)) and smaller values of Subthreshold swings (SSs) (71.2 (N)/78.7 (P) mV/dec) and drain-induced barrier lowering (DIBLs) (9 (N)/22 (P) mV/V) by the optimization of suppression of parasitic channels and device's structure.
引用
收藏
页码:1 / 15
页数:16
相关论文
共 44 条
  • [1] Strain induced variability study in Gate-All-Around vertically-stacked horizontal nanosheet transistors
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    [J]. PHYSICA SCRIPTA, 2020, 95 (06)
  • [2] SiGe superlattice I/O finFETs in a vertically-stacked Gate-All-Around horizontal Nanowire Technology
    Hellings, G.
    Mertens, H.
    Subirats, A.
    Simoen, E.
    Schram, T.
    Ragnarsson, L. -A.
    Simicic, M.
    Chen, S. -H.
    Parvais, B.
    Boudier, D.
    Cretu, B.
    Machillot, J.
    Pena, V.
    Sun, S.
    Yoshida, N.
    Kim, N.
    Mocuta, A.
    Linten, D.
    Horiguchi, N.
    [J]. 2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 85 - 86
  • [3] vfTLP Characteristics of ESD Diodes in Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology
    Chen, Shih-Hung
    Hellings, Geert
    Scholz, Mirko
    Linten, Dimitri
    Mertens, Hans
    Ritzenthaler, Romain
    Boschke, Roman
    Groeseneken, Guido
    Mocuta, Anda
    Horiguchi, Naoto
    [J]. 2017 39TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2017,
  • [4] ESD Diodes in a Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology
    Chen, S. -H.
    Hellings, G.
    Scholz, M.
    Linten, D.
    Mertens, H.
    Ritzenthaler, R.
    Boschke, R.
    Groeseneken, G.
    Horiguchi, N.
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [5] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    [J]. SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [6] ESD Protection Diodes in Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology
    Chen, Shih-Hung
    Hellings, Geert
    Linten, Dimitri
    Mertens, Hans
    Mocuta, Anda
    Horiguchi, Naoto
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (01) : 112 - 119
  • [7] Gate-All-Around MOSFETs based on Vertically Stacked Horizontal Si Nanowires in a Replacement Metal Gate Process on Bulk Si Substrates
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Chew, S. A.
    De Keersgieter, A.
    Mannaert, G.
    Rosseel, E.
    Schram, T.
    Devriendt, K.
    Tsvetanova, D.
    Dekkers, H.
    Demuynck, S.
    Chasin, A.
    Van Besien, E.
    Dangol, A.
    Godny, S.
    Douhard, B.
    Bosman, N.
    Richard, O.
    Geypen, J.
    Bender, H.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    Thean, A. V-Y
    [J]. 2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,
  • [8] First of vertically-stacked Gate-All-Around highly-strained Germanium nanowire p-FETs
    Capogreco, E.
    Witters, L.
    Arimura, H.
    Sebaai, F.
    Porret, C.
    Hikavyy, A.
    Loo, R.
    Milenin, A. P.
    Eneman, G.
    Favia, P.
    Bender, H.
    Wostyn, K.
    Litta, E. Dentoni
    Schulze, A.
    Vrancken, C.
    Opdebeeck, A.
    Mitard, J.
    Langer, R.
    Holsteyns, F.
    Waldron, N.
    Barla, K.
    De Heyn, V.
    Mocuta, D.
    Collaert, N.
    [J]. 2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 193 - 194
  • [9] Trap layer engineered gate-all-around vertically stacked twin Si-nanowire nonvolatile memory
    Fu, J.
    Buddharaju, K. D.
    Teo, S. H. G.
    Zhu, Chunxiang
    Yu, M. B.
    Singh, N.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. 2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 79 - 82
  • [10] Study on Etch Slope in Fin and Source/Drain Etch Process of Vertically-Stacked Nanosheet Gate-All-Around MOSFET
    Kim, Sihyun
    Lee, Kitae
    Park, Byung-Gook
    [J]. 2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 99 - 100