Optimization of Structure and Electrical Characteristics for Four-Layer Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices

被引:34
|
作者
Zhang, Qingzhu [1 ,2 ]
Gu, Jie [1 ,2 ,3 ]
Xu, Renren [1 ,2 ,3 ]
Cao, Lei [1 ,2 ,3 ]
Li, Junjie [1 ,2 ,3 ]
Wu, Zhenhua [1 ,2 ]
Wang, Guilei [1 ,2 ]
Yao, Jiaxin [1 ,2 ]
Zhang, Zhaohao [1 ,2 ]
Xiang, Jinjuan [1 ]
He, Xiaobin [1 ]
Kong, Zhenzhen [1 ,2 ]
Yang, Hong [1 ,2 ]
Tian, Jiajia [1 ]
Xu, Gaobo [1 ]
Mao, Shujuan [1 ,2 ]
Radamson, Henry H. [1 ]
Yin, Huaxiang [1 ,2 ,3 ]
Luo, Jun [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Adv Integrated Circuits R&D Ctr, Inst Microelect, Beijing 100029, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Key Lab Microelect Devices & Integrated Technol, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
nanosheet (NS); gate-all-around (GAA); channel release; parasitic channel; suppression; TRANSISTORS; CMOS;
D O I
10.3390/nano11030646
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, the optimizations of vertically-stacked horizontal gate-all-around (GAA) Si nanosheet (NS) transistors on bulk Si substrate are systemically investigated. The release process of NS channels was firstly optimized to achieve uniform device structures. An over 100:1 selective wet-etch ratio of GeSi to Si layer was achieved for GeSi/Si stacks samples with different GeSi thickness (5 nm, 10 nm, and 20 nm) or annealing temperatures (<= 900 degrees C). Furthermore, the influence of ground-plane (GP) doping in Si sub-fin region to improve electrical characteristics of devices was carefully investigated by experiment and simulations. The subthreshold characteristics of n-type devices were greatly improved with the increase of GP doping doses. However, the p-type devices initially were improved and then deteriorated with the increase of GP doping doses, and they demonstrated the best electrical characteristics with the GP doping concentrations of about 1 x 10(18) cm(-3), which was also confirmed by technical computer aided design (TCAD) simulation results. Finally, 4 stacked GAA Si NS channels with 6 nm in thickness and 30 nm in width were firstly fabricated on bulk substrate, and the performance of the stacked GAA Si NS devices achieved a larger I-ON/I-OFF ratio (3.15 x 10(5)) and smaller values of Subthreshold swings (SSs) (71.2 (N)/78.7 (P) mV/dec) and drain-induced barrier lowering (DIBLs) (9 (N)/22 (P) mV/V) by the optimization of suppression of parasitic channels and device's structure.
引用
收藏
页码:1 / 15
页数:16
相关论文
共 44 条
  • [31] Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Reduced Vertical Nanowires Separation, New Work Function Metal Gate Solutions, and DC/AC Performance Optimization
    Ritzenthaler, R.
    Mertens, H.
    Pena, V.
    Santoro, G.
    Chasin, A.
    Kenis, K.
    Devriendt, K.
    Mannaert, G.
    Dekkers, H.
    Dangol, A.
    Lin, Y.
    Sun, S.
    Chen, Z.
    Kim, M.
    Machillot, J.
    Mitard, J.
    Yoshida, N.
    Kim, N.
    Mocuta, D.
    Horiguchi, N.
    [J]. 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [32] Speed Optimization of Vertically Stacked Gate-All-Around MOSFETs with Inner Spacers for Low Power and Ultra-Low Power Applications
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    [J]. PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 231 - 234
  • [33] 3D-carrier Profiling and Parasitic Resistance Analysis in Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors.
    Eyben, P.
    Ritzenthaler, R.
    De Keersgieter, A.
    Celano, U.
    Chiarella, T.
    Veloso, A.
    Mertens, H.
    Pena, V.
    Santoro, G.
    Machillot, J.
    Kim, M.
    Miyashita, T.
    Yoshida, N.
    Bender, H.
    Richard, O.
    Paredis, K.
    Wouters, L.
    Mitard, J.
    Horiguchi, N.
    [J]. 2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [34] Characteristics of Stacked Gate-All-Around Si Nanosheet MOSFETs With Metal Sidewall Source/Drain and Their Impacts on CMOS Circuit Properties
    Sung, Wen-Li
    Li, Yiming
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (06) : 3124 - 3128
  • [35] Second harmonic generation and simplified bond hyperpolarizability model analyses on the intermixing of Si/SiGe stacked multilayers for gate-all-around structure
    Chen, Wei-Ting
    Yen, Ting-Yu
    Hung, Yang-Hao
    Huang, Yu-Hsiang
    Chiu, Shang-Jui
    Lo, Kuang-Yao
    [J]. NANOTECHNOLOGY, 2023, 34 (14)
  • [36] New route for selective etching in remote plasma source: Application to the fabrication of horizontal stacked Si nanowires for gate all around devices
    Pargon, Erwine
    Petit-Etienne, Camille
    Youssef, Laurene
    Thomachot, Gaspard
    David, Sylvain
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2019, 37 (04):
  • [37] Impacts of Nanocrystal Location on the Operation of Trap-Layer-Engineered Poly-Si Nanowired Gate-All-Around SONOS Memory Devices
    Luo, Cheng-Wei
    Lin, Horng-Chih
    Lee, Ko-Hui
    Chen, Wei-Chen
    Hsu, Hsing-Hui
    Huang, Tiao-Yuan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) : 1879 - 1885
  • [38] Nanosized-Metal-Grain-Pattern-Dependent Threshold-Voltage Models for the Vertically Stacked Multichannel Gate-All-Around Si Nanosheet MOSFETs and Their Applications in Circuit Simulation
    Sung, Wen-Li
    Li, Yiming
    Chuang, Min-Hui
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 350 - 358
  • [39] Effect of the Si nanowire’s diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Dong Hun Kim
    Tae Whan Kim
    [J]. Journal of the Korean Physical Society, 2015, 67 : 502 - 506
  • [40] Effect of the Si nanowire's diameter and doping profile on the electrical characteristics of gate-all-around twin Si-nanowire field-effect transistors
    Kim, Dong Hun
    Kim, Tae Whan
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2015, 67 (03) : 502 - 506