Minimal Test Set Generation for Input Stuck-at and Bridging Faults in Reversible Circuits

被引:0
|
作者
Handique, Mousum [1 ]
Deka, Jantindra Kr [1 ]
Biswas, Santosh [1 ]
Dutta, Kamalika [2 ]
机构
[1] Indian Inst Technol Guwahati, Gauhati 781039, Assam, India
[2] Natl Inst Technol Meghalaya, Shillong 677881, Meghalayn, India
关键词
Reversible logic; Fault model; NCT library; GT library; Test set; COMPUTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Research in reversible computing has gained importance because of its potential use in low-power design, and also quantum computing. Several works on reversible circuit testing have also been reported. Many fault models have been proposed, some of which have been borrowed from traditional logic. In this paper, we consider the problem of reversible circuit testing, specifically targeting test generation for stuck-at and bridging fault models. It has been shown that inverted right perpendicularlog(2) Ninverted left perpendicular number of test vectors are necessary and sufficient for detection of all inputs bridging faults of a reversible circuit with N inputs. Addition of only one more test vector to an existing test set of single input bridging faults can also detect all single input stuck-at faults. Finally, we provide our experimental results to verify our claim, and also show that the test size is smaller as compared to existing methods.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [31] DETECTING BRIDGING AND STUCK-AT FAULTS AT INPUT AND OUTPUT PINS OF STANDARD DIGITAL COMPONENTS.
    Karpovsky, Mark
    Su, Stephen Y.H.
    Jahrbuch der Schiffbautechnischen Gesellschaft, 1980, : 494 - 505
  • [32] On Test Sets Concerning Local Stuck-at Faults of Fixed Multiplicity at the Inputs of Circuits
    G. V. Antyufeev
    D. S. Romanov
    Mathematical Notes, 2023, 114 : 397 - 402
  • [33] On Test Sets Concerning Local Stuck-at Faults of Fixed Multiplicity at the Inputs of Circuits
    Antyufeev, G. V.
    Romanov, D. S.
    MATHEMATICAL NOTES, 2023, 114 (3-4) : 397 - 402
  • [34] Boolean Difference Technique for Detecting All Missing Gate and Stuck-at Faults in Reversible Circuits
    Mondal, Joyati
    Mondal, Bappaditya
    Kole, Dipak Kumar
    Rahaman, Hafizur
    Das, Debesh Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [35] Broadside transition test generation for partial scan circuits through stuck-at test generation
    Iwagaki, Tsuyoshi
    Ohtake, Satoshi
    Fujiwara, Hideo
    VLSI-SOC: RESEARCH TRENDS IN VLSI AND SYSTEMS ON CHIP, 2008, : 301 - +
  • [36] Diagnosing realistic bridging faults with single stuck-at information
    Lavo, DB
    Chess, B
    Larrabee, T
    Ferguson, FJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (03) : 255 - 268
  • [37] An Incremental Automatic Test Pattern Generation Method for Multiple Stuck-at Faults
    Wang, Peikun
    Gharehbaghi, Amir Masoud
    Fujita, Masahiro
    2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [38] Distributed diagnostic simulation of stuck-at faults in sequential circuits
    Venkataraman, S
    Fuchs, WK
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 381 - 385
  • [39] Spectral RTL test generation for gate-level stuck-at faults
    Yogi, Nitin
    Agrawal, Vishwani D.
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 83 - +
  • [40] A method of test generation for path delay faults using stuck-at fault test generation algorithms
    Ohtake, S
    Ohtani, K
    Fujiwara, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 310 - 315