Minimal Test Set Generation for Input Stuck-at and Bridging Faults in Reversible Circuits

被引:0
|
作者
Handique, Mousum [1 ]
Deka, Jantindra Kr [1 ]
Biswas, Santosh [1 ]
Dutta, Kamalika [2 ]
机构
[1] Indian Inst Technol Guwahati, Gauhati 781039, Assam, India
[2] Natl Inst Technol Meghalaya, Shillong 677881, Meghalayn, India
关键词
Reversible logic; Fault model; NCT library; GT library; Test set; COMPUTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Research in reversible computing has gained importance because of its potential use in low-power design, and also quantum computing. Several works on reversible circuit testing have also been reported. Many fault models have been proposed, some of which have been borrowed from traditional logic. In this paper, we consider the problem of reversible circuit testing, specifically targeting test generation for stuck-at and bridging fault models. It has been shown that inverted right perpendicularlog(2) Ninverted left perpendicular number of test vectors are necessary and sufficient for detection of all inputs bridging faults of a reversible circuit with N inputs. Addition of only one more test vector to an existing test set of single input bridging faults can also detect all single input stuck-at faults. Finally, we provide our experimental results to verify our claim, and also show that the test size is smaller as compared to existing methods.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [21] Using platform FPGAs for fault emulation and test-set generation to detect stuck-at faults
    Dunbar C.
    Nepal K.
    Journal of Computers, 2011, 6 (11) : 2335 - 2344
  • [22] Test Pattern Generation for Multiple Stuck-at Faults Not Covered by Test Patterns for Single Faults
    Moore, Conrad J.
    Wang, Peikun
    Gharehbaghi, Amir Masoud
    Fujita, Masahiro
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2465 - 2468
  • [23] Simulating resistive-bridging and stuck-at faults
    Engelke, Piet
    Polian, Ilia
    Renovell, Michel
    Becker, Bernd
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2181 - 2192
  • [24] Genetic Algorithm Based Test Pattern Generation for Multiple Stuck-at Faults and Test Power Reduction in VLSI Circuits
    Anita, J. P.
    Vanathi, P. T.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [25] Diagnostic simulation of stuck-at faults in combinational circuits
    Chakravarty, S
    Gong, YM
    Venkataraman, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (01): : 87 - 97
  • [26] DISCUSSION ON STUCK-AT FAULTS IN COMBINATIONAL-CIRCUITS
    GURAN, H
    HALICI, U
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1989, 67 (01) : 7 - 14
  • [27] Location of stuck-at faults and bridging faults based on circuit partitioning
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (10) : 1124 - 1135
  • [28] Diagnostics of stuck-at faults in EXOR-circuits
    Zakrevskii, AD
    Zakrevskii, LA
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1997, (02): : 23 - 31
  • [29] Verification of CAM tests for input stuck-at faults
    Sidorowicz, PR
    Brzozowski, JA
    1998 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING - PROCEEDINGS, 1998, : 76 - 82
  • [30] Automatic Test Pattern Generation for Double Stuck-at Faults Based on Test Patterns of Single Faults
    Wang, Peikun
    Gharehbaghi, Amir Masoud
    Fujita, Masahiro
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 284 - 290