Location of stuck-at faults and bridging faults based on circuit partitioning

被引:12
|
作者
Pomeranz, I [1 ]
Reddy, SM [1 ]
机构
[1] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
基金
美国国家科学基金会;
关键词
circuit partitioning; fault diagnosis;
D O I
10.1109/12.729795
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a method of fault diagnosis at the chip level that reduces the number of simulations required to locate defect site(s) by logically partitioning the circuit into subcircuits. Candidate subcircuits that potentially contain the defect site(s) are identified and further partitioned until the defect site is located with the required resolution. Both stuck-at faults and nonfeedback bridging faults are considered as target fault models to represent defects. At the base of the fault location procedure is a procedure to identify subcircuits that potentially contain the fault site. This procedure is matched to the fault model being considered, thus allowing the same partitioning scheme to be applied to various fault models. The procedure presented here is applicable to combinational and fully scanned sequential circuits. Experimental results are presented to demonstrate the effectiveness of circuit partitioning in reducing the number of fault simulations required to locate a fault.
引用
收藏
页码:1124 / 1135
页数:12
相关论文
共 50 条
  • [1] BRIDGING AND STUCK-AT FAULTS
    MEI, KCY
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1974, C-23 (07) : 720 - 727
  • [2] Machine Learning Based Fault Diagnosis for Stuck-at Faults and Bridging Faults
    Higami, Yoshinobu
    Yamauchi, Takaya
    Inamoto, Tsutomu
    Wang, Senling
    Takahashi, Hiroshi
    Saluja, Kewal K.
    [J]. 2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 477 - 480
  • [3] Simulating resistive bridging and stuck-at faults
    Engelke, P
    Polian, I
    Renovell, M
    Becker, B
    [J]. INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1051 - 1059
  • [4] Mixing Test Set Generation for Bridging and Stuck-at Faults in Reversible Circuit
    Handique, Mousum
    Ahmed, Joinal
    [J]. ADVANCED COMPUTATIONAL AND COMMUNICATION PARADIGMS, VOL 1, 2018, 475 : 101 - 109
  • [5] Test and diagnosis pattern generation for distinguishing stuck-at faults and bridging faults
    Mohan, Navya
    Anita, J.P.
    [J]. Integration, 2022, 83 : 24 - 32
  • [6] Simulating resistive-bridging and stuck-at faults
    Engelke, Piet
    Polian, Ilia
    Renovell, Michel
    Becker, Bernd
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2181 - 2192
  • [7] Tests with Stuck-At and Shift Faults on Circuit Inputs
    Antyufeev G.V.
    Romanov D.S.
    [J]. Computational Mathematics and Modeling, 2020, 31 (4) : 494 - 500
  • [8] Dynamic Partitioning to Mitigate Stuck-at Faults in Emerging Memories
    Zhang, Jiangwei
    Kline, Donald, Jr.
    Fang, Liang
    Melhem, Rami
    Jones, Alex K.
    [J]. 2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 651 - 658
  • [9] An Efficient Diagnosis Pattern Generation Procedure to Distinguish Stuck-at Faults and Bridging Faults
    Wu, Cheng-Hung
    Lee, Kuen-Jong
    [J]. 2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 306 - 311
  • [10] Diagnosing realistic bridging faults with single stuck-at information
    Lavo, DB
    Chess, B
    Larrabee, T
    Ferguson, FJ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (03) : 255 - 268