Minimal Test Set Generation for Input Stuck-at and Bridging Faults in Reversible Circuits

被引:0
|
作者
Handique, Mousum [1 ]
Deka, Jantindra Kr [1 ]
Biswas, Santosh [1 ]
Dutta, Kamalika [2 ]
机构
[1] Indian Inst Technol Guwahati, Gauhati 781039, Assam, India
[2] Natl Inst Technol Meghalaya, Shillong 677881, Meghalayn, India
关键词
Reversible logic; Fault model; NCT library; GT library; Test set; COMPUTATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Research in reversible computing has gained importance because of its potential use in low-power design, and also quantum computing. Several works on reversible circuit testing have also been reported. Many fault models have been proposed, some of which have been borrowed from traditional logic. In this paper, we consider the problem of reversible circuit testing, specifically targeting test generation for stuck-at and bridging fault models. It has been shown that inverted right perpendicularlog(2) Ninverted left perpendicular number of test vectors are necessary and sufficient for detection of all inputs bridging faults of a reversible circuit with N inputs. Addition of only one more test vector to an existing test set of single input bridging faults can also detect all single input stuck-at faults. Finally, we provide our experimental results to verify our claim, and also show that the test size is smaller as compared to existing methods.
引用
收藏
页码:234 / 239
页数:6
相关论文
共 50 条
  • [41] Design of CMOS PSCD circuits and checkers for stuck-at and stuck-on faults
    Shieh, YR
    Wu, CW
    VLSI DESIGN, 1998, 5 (04) : 357 - 372
  • [42] Diagnostic Test Generation for Transition Faults Using a Stuck-at ATPG Tool
    Higami, Yoshinobu
    Kurose, Yosuke
    Ohno, Satoshi
    Yamaoka, Hironori
    Takahashi, Hiroshi
    Shimizu, Yoshihiro
    Aikyo, Takashi
    Takamatsu, Yuzo
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 462 - +
  • [43] Detecting exitory stuck-at faults in semimodular asynchronous circuits
    Liebelt, MJ
    Burgess, N
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (04) : 442 - 448
  • [44] Machine Learning Based Fault Diagnosis for Stuck-at Faults and Bridging Faults
    Higami, Yoshinobu
    Yamauchi, Takaya
    Inamoto, Tsutomu
    Wang, Senling
    Takahashi, Hiroshi
    Saluja, Kewal K.
    2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 477 - 480
  • [45] DETECTING STUCK-OPEN FAULTS WITH STUCK-AT TEST SETS
    MILLMAN, SD
    MCCLUSKEY, EJ
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 659 - 662
  • [46] Method of diagnosing single stuck-at faults in combinational circuits
    Yamada, Teruhiko
    Nakamura, Yoshiyuki
    Systems and Computers in Japan, 1992, 23 (14) : 35 - 43
  • [47] Dynamic diagnosis of sequential circuits based on stuck-at faults
    Venkataraman, S
    Hartanto, I
    Fuchs, WK
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 198 - 203
  • [48] STUCK-AT FAULT-TESTS IN THE PRESENCE OF UNDETECTABLE BRIDGING FAULTS
    YAMADA, T
    NANYA, T
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (08) : 758 - 761
  • [49] AN ALGORITHM TO GENERATE COMPLETE TEST SETS FOR STUCK-AT FAULTS IN COMBINATIONAL LOGIC-CIRCUITS
    TUNG, LJ
    KERNS, DV
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1988, 325 (01): : 133 - 142
  • [50] On Clustering of Undetectable Single Stuck-At Faults and Test Quality in Full-Scan Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (07) : 1135 - 1140