Area, Power and Temperature Optimization during Binary Decision Diagram based Circuit Synthesis

被引:0
|
作者
Das, Apangshu [1 ]
Debnath, Akash [1 ]
Pradhan, Sambhu Nath [1 ]
机构
[1] NIT Agartala, Elect & Commun Engn Dept, Agartala 799046, India
关键词
ROBDD; Area power power-density trade-offs; Genetic Algorithm; Temperature;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To fulfill the demands of increased functionality, large numbers of logic blocks are rooted within very large scale integration (VLSI) circuit at sub-nanometer technology. This results into increased power-densities within the chip and power-density directly converges into temperature. The increase in temperature reduces the yield of the circuit. On the contrary, reduction of power and power-density increases the area. So, there is a trade-off among area, power, and power-density. Binary Decision Diagram (BDD) based combinational circuit synthesis is quite popular. Suitable input variable ordering through BDDs can optimize the said circuit parameters. Proposed work presents a Genetic Algorithm (GA) based approach to select a suitable BDD ordering in its reduced ordered form to optimize the objective parameters without performance degradation. Proposed approach saves more than 44% in area and power, and 6% in power-density with respect to auto-order and in-order BDD representation. An improvement of 14.07% in area and 6.99% in power is observed with respect to earlier literature approach.
引用
收藏
页码:778 / 782
页数:5
相关论文
共 50 条
  • [41] Importance analysis based on logical differential calculus and Binary Decision Diagram
    Zaitseva, Elena
    Levashenko, Vitaly
    Kostolny, Jozef
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2015, 138 : 135 - 144
  • [42] An ordering heuristic to develop the binary decision diagram based on structural importance
    Bartlett, LM
    Andrews, JD
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2001, 72 (01) : 31 - 38
  • [43] Single-electron logic systems based on the binary decision diagram
    Asahi, N
    Akazawa, M
    Amemiya, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (01) : 49 - 56
  • [45] Reversible Circuit Synthesis Method Based on Boolean Expression Diagram
    Bu D.-L.
    Guo M.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2020, 48 (03): : 494 - 502
  • [46] A cell-based design approach for RSFQ circuits based on binary decision diagram
    Koshiyama, J
    Yoshikawa, N
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2001, 11 (01) : 263 - 266
  • [47] Reliability analysis for command-and-control systems based on edge extension diagram and binary decision diagram
    Li, Yifan
    Huang, Hong-Zhong
    Zhang, Tingyu
    Huang, Sizhe
    Li, Yahua
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2023, 39 (08) : 3316 - 3334
  • [48] Power Circuit Design based on PSO Optimization
    Zobaa, Ahmed F.
    Lecci, Agostino
    PROCEEDINGS OF 14TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (EPE-PEMC 2010), 2010,
  • [49] A single electron binary-decision-diagram quantum logic circuit based on Schottky wrap gate control of a GaAs nanowire hexagon
    Kasai, S
    Hasegawa, H
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (08) : 446 - 448
  • [50] Advanced design approaches for SFQ logic circuits based on the binary decision diagram
    Nishigai, T
    Ito, M
    Yoshikawa, N
    Obata, K
    Takagai, K
    Takagai, N
    Fujimaki, A
    Terai, H
    Yorozu, S
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 380 - 383