Area, Power and Temperature Optimization during Binary Decision Diagram based Circuit Synthesis

被引:0
|
作者
Das, Apangshu [1 ]
Debnath, Akash [1 ]
Pradhan, Sambhu Nath [1 ]
机构
[1] NIT Agartala, Elect & Commun Engn Dept, Agartala 799046, India
关键词
ROBDD; Area power power-density trade-offs; Genetic Algorithm; Temperature;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To fulfill the demands of increased functionality, large numbers of logic blocks are rooted within very large scale integration (VLSI) circuit at sub-nanometer technology. This results into increased power-densities within the chip and power-density directly converges into temperature. The increase in temperature reduces the yield of the circuit. On the contrary, reduction of power and power-density increases the area. So, there is a trade-off among area, power, and power-density. Binary Decision Diagram (BDD) based combinational circuit synthesis is quite popular. Suitable input variable ordering through BDDs can optimize the said circuit parameters. Proposed work presents a Genetic Algorithm (GA) based approach to select a suitable BDD ordering in its reduced ordered form to optimize the objective parameters without performance degradation. Proposed approach saves more than 44% in area and power, and 6% in power-density with respect to auto-order and in-order BDD representation. An improvement of 14.07% in area and 6.99% in power is observed with respect to earlier literature approach.
引用
收藏
页码:778 / 782
页数:5
相关论文
共 50 条
  • [31] Multiplexer Based Circuit Synthesis with Area-Power Trade-Off
    Pradhan, Sambhu Nath
    Chattopadhyay, Santanu
    ADVANCED COMPUTING, PT III, 2011, 133 : 410 - +
  • [32] Fault detection and testability analysis for multiple fault in digital circuit using binary decision diagram
    Pan, ZL
    Chen, L
    ISTM/2005: 6TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-9, CONFERENCE PROCEEDINGS, 2005, : 5267 - 5270
  • [33] Area Optimization for FPRM Circuit Based on BDD
    Chen, Zhi-Wen
    Zhang, Hui-Hong
    Wang, Peng-Jun
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1363 - 1365
  • [34] Optimization of XNOR/OR circuit area based on BABFA
    Zhou, Yuhao
    He, Zhenxue
    Liang, Xinyi
    Fan, Xinchao
    Huo, Zhisheng
    Xiao, Limin
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2022, 48 (10): : 2031 - 2039
  • [35] A coding method for 123 decision diagram pass transistor logic circuit synthesis
    Avci, M
    Yildirim, T
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 189 - 192
  • [36] Variable Ordering in Binary Decision Diagram Using Spider Monkey Optimization for Node and Path Length Optimization
    Siddiqui, Mohammed Balal
    Beg, Mirza Tariq
    Ahmad, Syed Naseem
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2023, E106A (07) : 976 - 989
  • [37] Single-electron logic device based on the binary decision diagram
    Asahi, N
    Akazawa, M
    Amemiya, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (07) : 1109 - 1116
  • [38] Reliability Analysis of the Internet of Things Based on Ordered Binary Decision Diagram
    Guan, Wei
    INTERNATIONAL JOURNAL OF ONLINE ENGINEERING, 2018, 14 (08) : 20 - 34
  • [39] Performance Analysis of Reversed Binary Decision Diagram Pass Transistor Logic Synthesis
    Bhuvaneswari, Thangavel
    Prasad, Vishnuvajjula
    Singh, Ajay Kumar
    Senthilpari, Chinnaiyan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (08) : 844 - 853
  • [40] Low Power and Temperature compatible FinFET based Full Adder circuit with optimised Area
    Kahlon, Jiwanjot
    Kumar, Pradeep
    Garg, Anubhav
    Gupta, Ashutosh
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 2121 - 2125