Area, Power and Temperature Optimization during Binary Decision Diagram based Circuit Synthesis

被引:0
|
作者
Das, Apangshu [1 ]
Debnath, Akash [1 ]
Pradhan, Sambhu Nath [1 ]
机构
[1] NIT Agartala, Elect & Commun Engn Dept, Agartala 799046, India
关键词
ROBDD; Area power power-density trade-offs; Genetic Algorithm; Temperature;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To fulfill the demands of increased functionality, large numbers of logic blocks are rooted within very large scale integration (VLSI) circuit at sub-nanometer technology. This results into increased power-densities within the chip and power-density directly converges into temperature. The increase in temperature reduces the yield of the circuit. On the contrary, reduction of power and power-density increases the area. So, there is a trade-off among area, power, and power-density. Binary Decision Diagram (BDD) based combinational circuit synthesis is quite popular. Suitable input variable ordering through BDDs can optimize the said circuit parameters. Proposed work presents a Genetic Algorithm (GA) based approach to select a suitable BDD ordering in its reduced ordered form to optimize the objective parameters without performance degradation. Proposed approach saves more than 44% in area and power, and 6% in power-density with respect to auto-order and in-order BDD representation. An improvement of 14.07% in area and 6.99% in power is observed with respect to earlier literature approach.
引用
收藏
页码:778 / 782
页数:5
相关论文
共 50 条
  • [21] Compact Reconfigurable Binary-Decision-Diagram Logic Circuit on a GaAs Nanowire Network
    Shiratori, Yuta
    Miura, Kensuke
    Jia, Rui
    Wu, Nan-Jian
    Kasai, Seiya
    APPLIED PHYSICS EXPRESS, 2010, 3 (02)
  • [22] Hexagonal binary decision diagram quantum circuit approach for ultra-low power III-V quantum LSIs
    Hasegawa, H
    Kasai, S
    Sato, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 1757 - 1768
  • [23] A binary decision diagram based approach for mining frequent subsequences
    Elsa Loekito
    James Bailey
    Jian Pei
    Knowledge and Information Systems, 2010, 24 : 235 - 268
  • [24] The variable ordering of binary decision diagram based on Genetic Algorithm
    Li, XY
    Chen, GJ
    ICEMI'99: FOURTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 1999, : 920 - 924
  • [25] Demonstration of optical computing logics based on binary decision diagram
    Lin, Shiyun
    Ishikawa, Yasuhiko
    Wada, Kazumi
    OPTICS EXPRESS, 2012, 20 (02): : 1378 - 1384
  • [26] A binary decision diagram based approach for mining frequent subsequences
    Loekito, Elsa
    Bailey, James
    Pei, Jian
    KNOWLEDGE AND INFORMATION SYSTEMS, 2010, 24 (02) : 235 - 268
  • [27] Scheduling of FMS based on Binary Decision Diagram and Petri Net
    Huang, Bo
    Cai, ZhiCheng
    Zhou, MengChu
    Hao, JianGen
    2018 IEEE 15TH INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL (ICNSC), 2018,
  • [28] Multiple-Fault Diagnosis Based on Binary Decision Diagram
    Yuan, Kan
    Hu, Shousong
    2009 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND ENGINEERING MANAGEMENT, VOLS 1-4, 2009, : 1658 - 1662
  • [29] BDD based Logic Synthesis and Optimization for Low Power Comparator Circuit
    Sinha, Sanjeet K.
    Tripathi, Suman Lata
    2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 37 - 41
  • [30] Shared reduced ordered binary decision diagram-based thermal-aware network synthesis
    Das, Apangshu
    Singh, Vivek Kumar
    Pradhan, Sambhu Nath
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (06) : 2271 - 2286