A low-power and high-speed dynamic PLA circuit configuration for single-clock CMOS

被引:9
|
作者
Wang, CC [1 ]
Wu, CF [1 ]
Hwang, RT [1 ]
Kao, CH [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Taipei, Taiwan
关键词
high-speed; low-power; NOR-NOR PLA; single clock;
D O I
10.1109/81.774233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Certain logic functions such as the control units of VLSI processors are difficult to implement by random logic. Since the programmable logic arrays (PLA's) can implement almost any Boolean function, they have become popular devices in the realization of both combinational and sequential circuits. We present a low-power high-speed complementary-metal-oxide semiconductor (CMOS) circuit implementation of NOR-NOR PLA using a single-phased clock. Buffering static NAND gates are inserted between the NOR planes to erase the racing problem and shorten the duration of glitches such that the dynamic power is reduced in addition to the low static power dissipation, no ground switch, no charge sharing, and zero offset.
引用
收藏
页码:857 / 861
页数:5
相关论文
共 50 条
  • [21] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [22] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [23] A New Low-Power CMOS Sample-and-Hold Circuit Based on High-Speed Dynamic Body Biased Switches
    Hasan-Sagha, Mohamad
    Jalali, Mohsen
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2017, 47 (04): : 241 - 246
  • [24] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [25] Challenges in implementing high-speed, low-power ADCs in CMOS
    Kull, Lukas
    2015 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2015,
  • [26] HIGH-SPEED LOW-POWER CMOS STATIC RAMs.
    Yasui, Tokumasa
    Matsuhara, Toshiaki
    Minato, Osamu
    Hitachi Review, 1980, 29 (03): : 109 - 114
  • [27] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [28] Limited switch dynamic logic circuits for high-speed low-power circuit design
    Belluomini, W
    Jamsek, D
    Martin, AK
    McDowell, C
    Montoye, RK
    Ngo, HC
    Sawada, J
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (2-3) : 277 - 286
  • [29] Clock driver design for low-power high-speed 90-nm CMOS register array
    Enomoto, Tadayoshi
    Nagayama, Suguru
    Shikano, Hiroaki
    Hagiwara, Yousuke
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (04): : 553 - 561
  • [30] A self-controllable voltage level (SVL) circuit and its low-power high-speed CMOS circuit applications
    Enomoto, T
    Oka, Y
    Shikano, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1220 - 1226