A low-power and high-speed dynamic PLA circuit configuration for single-clock CMOS

被引:9
|
作者
Wang, CC [1 ]
Wu, CF [1 ]
Hwang, RT [1 ]
Kao, CH [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Taipei, Taiwan
关键词
high-speed; low-power; NOR-NOR PLA; single clock;
D O I
10.1109/81.774233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Certain logic functions such as the control units of VLSI processors are difficult to implement by random logic. Since the programmable logic arrays (PLA's) can implement almost any Boolean function, they have become popular devices in the realization of both combinational and sequential circuits. We present a low-power high-speed complementary-metal-oxide semiconductor (CMOS) circuit implementation of NOR-NOR PLA using a single-phased clock. Buffering static NAND gates are inserted between the NOR planes to erase the racing problem and shorten the duration of glitches such that the dynamic power is reduced in addition to the low static power dissipation, no ground switch, no charge sharing, and zero offset.
引用
收藏
页码:857 / 861
页数:5
相关论文
共 50 条
  • [31] Special issue on low-power high-speed CMOS LSI technologies
    Yamada, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (02) : 129 - 130
  • [32] A low-power high-speed 1-mb CMOS SRAM
    Tan, SH
    Loh, PY
    Sulaiman, MS
    DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 281 - +
  • [33] Tehrahertz CMOS Design for Low-Power and High-Speed Wireless Communication
    Fujishima, Minoru
    Amakawa, Shuhei
    Takano, Kyoya
    Katayama, Kosuke
    Yoshida, Takeshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (12): : 1091 - 1104
  • [34] CMOS MULTIPLIER-DIVIDERS DELIVER HIGH-SPEED, LOW-POWER
    不详
    ELECTRONIC DESIGN, 1980, 28 (01) : 188 - 188
  • [35] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [36] A Low-Power, High-Speed CMOS/CML 16:1 Serializer
    Fabian Tondo, Diego
    Rogelio Lopez, Ramiro
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 81 - 86
  • [37] Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit
    Kumar, Manoj
    Baghel, R. K.
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [38] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [39] A high-speed, low-power SOICMOS circuit with variable threshold voltages
    Higuchi, H
    Ikeda, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2001, 84 (05): : 20 - 28
  • [40] A low-power high-speed driving circuit for spatial light modulators
    Zhu, Minghao
    Zhu, Congyi
    Li, Wenjiang
    Zhang, Yaohui
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (02)