A high-speed dynamic comparator with low-power supply voltage

被引:0
|
作者
Ni, Ya-Bo [1 ,3 ]
Li, Ting [1 ,3 ]
Huang, Zheng-Bo [2 ,3 ]
Zhang, Yong [3 ]
Xu, Shi-Liu [1 ,3 ]
机构
[1] Sci & Technol Analog Integrated Circuits Lab, Chongqing 400063, Peoples R China
[2] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Xian 710049, Shaanxi, Peoples R China
[3] CETC, 24th Insititute, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Generally, a dynamic latch comparator may include two inverters configured back to back to latch the result of comparison. One of the major factors affecting its speed is the power supply voltage, because the maximal Vgs (gate-source voltage) of MOS devices is power supply voltage. In this paper, a new structure of dynamic latch comparator is proposed for high-speed applications with low-power supply voltage. Each inverter includes a capacitor that decouples the gates of the PMOS and NMOS devices. Thus, the maximal Vgs is beyond what is allowed by the low-power supply voltage. The disclosed comparator is compared with previous dynamic comparators. For the same size of input/output transistors and latch as well as load capacitance with a 0.7 V power supply voltage, it achieves a x2 improvement in speed. Low-power technique is also adopted to reduce the power consumption of the latch. Therefore, the proposed comparator shows better performance in both speed and low power consumption in low-power supply voltage.
引用
下载
收藏
页码:1087 / 1089
页数:3
相关论文
共 50 条
  • [1] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [2] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [3] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [4] Ultra Low-power, High-speed Digital Comparator
    Ghasemzadeh, Mehdi
    Najafibisfar, Saeid
    Amini, Abdollah
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 215 - 217
  • [5] A Low-Power High-Speed Comparator for Precise Applications
    Khorami, Ata
    Sharifkhani, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2038 - 2049
  • [6] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [7] High-speed low-power common-mode insensitive dynamic comparator
    Gao, Junfeng
    Li, Guangjun
    Li, Qiang
    ELECTRONICS LETTERS, 2015, 51 (02) : 134 - 135
  • [8] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Vijay Savani
    N. M. Devashrayee
    Analog Integrated Circuits and Signal Processing, 2017, 93 : 287 - 298
  • [9] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Savani, Vijay
    Devashrayee, N. M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (02) : 287 - 298
  • [10] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,