A high-speed dynamic comparator with low-power supply voltage

被引:0
|
作者
Ni, Ya-Bo [1 ,3 ]
Li, Ting [1 ,3 ]
Huang, Zheng-Bo [2 ,3 ]
Zhang, Yong [3 ]
Xu, Shi-Liu [1 ,3 ]
机构
[1] Sci & Technol Analog Integrated Circuits Lab, Chongqing 400063, Peoples R China
[2] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Xian 710049, Shaanxi, Peoples R China
[3] CETC, 24th Insititute, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Generally, a dynamic latch comparator may include two inverters configured back to back to latch the result of comparison. One of the major factors affecting its speed is the power supply voltage, because the maximal Vgs (gate-source voltage) of MOS devices is power supply voltage. In this paper, a new structure of dynamic latch comparator is proposed for high-speed applications with low-power supply voltage. Each inverter includes a capacitor that decouples the gates of the PMOS and NMOS devices. Thus, the maximal Vgs is beyond what is allowed by the low-power supply voltage. The disclosed comparator is compared with previous dynamic comparators. For the same size of input/output transistors and latch as well as load capacitance with a 0.7 V power supply voltage, it achieves a x2 improvement in speed. Low-power technique is also adopted to reduce the power consumption of the latch. Therefore, the proposed comparator shows better performance in both speed and low power consumption in low-power supply voltage.
引用
下载
收藏
页码:1087 / 1089
页数:3
相关论文
共 50 条
  • [41] A 1.2 V high-speed low-power preamplifier latch-based comparator
    He, Yuefeng
    Yuan, Guoshun
    ELECTRONICS LETTERS, 2022, 58 (24) : 896 - 898
  • [42] A Novel High-Speed and Low-Power Negative Voltage Level Shifter for Low Voltage Applications
    Liu, Peijun
    Wang, Xueqiang
    Wu, Dong
    Zhang, Zhigang
    Pan, Liyang
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 601 - 604
  • [43] A new high-speed low-power and low-offset dynamic comparator with a current-mode offset compensation technique
    Taghizadeh, Abouzar
    Koozehkanani, Ziaddin Daei
    Sobhi, Jafar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 81 : 163 - 170
  • [44] A high-speed latched comparator with low offset voltage and low dissipation
    Zhangming Zhu
    Guangwen Yu
    Hongbing Wu
    Yifei Zhang
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 467 - 471
  • [45] A high-speed latched comparator with low offset voltage and low dissipation
    Zhu, Zhangming
    Yu, Guangwen
    Wu, Hongbing
    Zhang, Yifei
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 467 - 471
  • [46] Design and analysis of ultra high-speed low-power double tail dynamic comparator using charge sharing scheme
    Varshney, Vikrant
    Nagaria, Rajendra Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 116 (116)
  • [47] Design of Low-Power High-Speed Double-Tail Dynamic CMOS Comparator using Novel Latch Structure
    Jain, Rahul
    Dubey, Avaneesh K.
    Varshney, Vikrant
    Nagaria, Rajendra K.
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 217 - 222
  • [48] ACCURATE HIGH-SPEED VOLTAGE COMPARATOR
    ROBERTSON, DS
    WADSWORTH, BF
    BROWN, SE
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1959, 30 (10): : 896 - 898
  • [49] A Low-Power Low-Delay Dispersion Comparator for High-Speed Level-Crossing ADCs
    Khalil, Kasem
    Abbas, Mohamed
    Abdelgawad, Mohamed
    2013 SAUDI INTERNATIONAL ELECTRONICS, COMMUNICATIONS AND PHOTONICS CONFERENCE (SIECPC), 2013,
  • [50] A High-Speed Low-Power Charge Pump with Dynamic Current Matching
    Xu, Licheng
    Gao, Xinchi
    Jin, Jing
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 800 - 803