A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator

被引:2
|
作者
HeungJun Jeon
Yong-Bin Kim
机构
[1] Northeastern University,Department of Electrical and Computer Engineering
关键词
Dynamic comparator; Latched comparator; Voltage sense amplifier (SA); Low-offset low-power high-speed;
D O I
暂无
中图分类号
学科分类号
摘要
A novel dynamic latched comparator with offset voltage compensation is presented. The proposed comparator uses one phase clock signal for its operation and can drive a larger capacitive load with complementary version of the regenerative output latch stage. As it provides a larger voltage gain up to 22 V/V to the regenerative latch, the input-referred offset voltage of the latch is reduced and metastability is improved. The proposed comparator is designed using 90 nm PTM technology and 1 V power supply voltage. It demonstrates up to 24.6% less offset voltage and 30.0% less sensitivity of delay to decreasing input voltage difference (17 ps/decade) than the conventional double-tail latched comparator at approximately the same area and power consumption. In addition, with a digitally controlled capacitive offset calibration technique, the offset voltage of the proposed comparator is further reduced from 6.03 to 1.10 mV at 1-sigma at the operating clock frequency of 3 GHz, and it consumes 54 μW/GHz after calibration.
引用
收藏
页码:337 / 346
页数:9
相关论文
共 50 条
  • [1] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [2] Low-Offset High-Speed CMOS Dynamic Voltage Comparator
    Gandhi, Priyesh P.
    Devashrayee, Niranjan M.
    [J]. INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 209 - 217
  • [3] A High-Speed and Low-Offset Dynamic Latch Comparator
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Yin, Chia Chieu
    Marufuzzaman, Mohammad
    Rahman, Mohammad Anisur
    [J]. SCIENTIFIC WORLD JOURNAL, 2014,
  • [4] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [5] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [6] Low-Offset, Low-Power Latched Comparator Using Capacitive Averaging Technique
    Ohhata, Kenichi
    Date, Hiroki
    Arita, Mai
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (12) : 1889 - 1895
  • [7] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    [J]. INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30
  • [8] A new high-speed low-power and low-offset dynamic comparator with a current-mode offset compensation technique
    Taghizadeh, Abouzar
    Koozehkanani, Ziaddin Daei
    Sobhi, Jafar
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 81 : 163 - 170
  • [9] A 19 fJ/op, Low-Offset StrongARM Latch Comparator for Low-Power High-Speed Applications
    Alshehri, Abdullah
    Salama, Khaled
    Fariborzi, Hossein
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [10] A high-speed latched comparator with low offset voltage and low dissipation
    Zhangming Zhu
    Guangwen Yu
    Hongbing Wu
    Yifei Zhang
    Yintang Yang
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 74 : 467 - 471