A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator

被引:2
|
作者
HeungJun Jeon
Yong-Bin Kim
机构
[1] Northeastern University,Department of Electrical and Computer Engineering
关键词
Dynamic comparator; Latched comparator; Voltage sense amplifier (SA); Low-offset low-power high-speed;
D O I
暂无
中图分类号
学科分类号
摘要
A novel dynamic latched comparator with offset voltage compensation is presented. The proposed comparator uses one phase clock signal for its operation and can drive a larger capacitive load with complementary version of the regenerative output latch stage. As it provides a larger voltage gain up to 22 V/V to the regenerative latch, the input-referred offset voltage of the latch is reduced and metastability is improved. The proposed comparator is designed using 90 nm PTM technology and 1 V power supply voltage. It demonstrates up to 24.6% less offset voltage and 30.0% less sensitivity of delay to decreasing input voltage difference (17 ps/decade) than the conventional double-tail latched comparator at approximately the same area and power consumption. In addition, with a digitally controlled capacitive offset calibration technique, the offset voltage of the proposed comparator is further reduced from 6.03 to 1.10 mV at 1-sigma at the operating clock frequency of 3 GHz, and it consumes 54 μW/GHz after calibration.
引用
收藏
页码:337 / 346
页数:9
相关论文
共 50 条
  • [22] An ultra high-speed high-resolution low-offset low-power voltage comparator with a reliable offset cancellation method for high-performance applications in 0.18 µm CMOS technology
    Ali Baradaranrezaeii
    Obalit Shino
    Khayrollah Hadidi
    Abdollah Khoei
    [J]. Analog Integrated Circuits and Signal Processing, 2015, 85 : 181 - 192
  • [23] An ultra high-speed high-resolution low-offset low-power voltage comparator with a reliable offset cancellation method for high-performance applications in 0.18 Aμm CMOS technology
    Baradaranrezaeii, Ali
    Shino, Obalit
    Hadidi, Khayrollah
    Khoei, Abdollah
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 181 - 192
  • [24] An Improved Low-offset and Low-power Design of Comparator for Flash ADC
    Zhang Shuo
    Wang Zongmin
    Zhou Liang
    [J]. ADVANCED MATERIALS, MECHANICS AND INDUSTRIAL ENGINEERING, 2014, 598 : 365 - 370
  • [25] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [26] An Ultra Low-power Low-offset Double-tail Comparator
    Khorami, Ata
    Saeidi, Roghayeh
    Sharifkhani, Mohammad
    Taherinejad, Nima
    [J]. 2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [27] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    [J]. 2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177
  • [28] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [29] A novel high-speed low-power dynamic comparator with complementary differential input in 65 nm CMOS technology
    Ghasemian, Hossein
    Ghasemi, Razieh
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    [J]. MICROELECTRONICS JOURNAL, 2019, 92
  • [30] A New Offset Cancelled Latch Comparator for High-Speed, Low-Power ADCs
    Dabbagh-Sadeghipour, Khosrov
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 13 - 16