Power-Efficient and Scalable Virtual Router Architecture on FPGA

被引:0
|
作者
Haria, Swapnil [1 ]
Ganegedara, Thilan [1 ]
Prasanna, Viktor [1 ]
机构
[1] BITS, Pilani, Rajasthan, India
关键词
FPGA; virtualization; power-efficient; scalable;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, networking infrastructure has advanced in such a way that router hardware management and power efficiency issues have gained considerable attention. Router virtualization alleviates these issues by allowing a single hardware router to serve packets from multiple networks. We propose a power-efficient scalable architecture for implementing router virtualization using the Virtualized Merged (VM) approach on Field-programmable Gate Array (FPGA). Three novel optimizations are incorporated into the basic VM approach to reduce the dynamic power dissipation of the router hardware and deliver higher throughput per unit power consumed. The reduction in power consumption is in part due to the savings in memory required to store the merged lookup table, which makes our optimized VM approach more scalable with respect to the number of virtual routers per FPGA chip. Also, by exploiting the low power features and clock gating techniques, the optimized VM approach achieves significant power savings. To illustrate the improvements achieved, we tested the optimized VM router using 75 routing tables on a single FPGA, utilizing 50% less memory and consuming 20% less power compared with the basic VM approach.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] A Power-Efficient Architecture for On-Chip Reservoir Computing
    Sackesyn, Stijn
    Ma, Chonghuai
    Katumba, Andrew
    Dambre, Joni
    Bienstman, Peter
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2019: WORKSHOP AND SPECIAL SESSIONS, 2019, 11731 : 161 - 164
  • [22] A novel scan architecture for power-efficient, rapid test
    Sinanoglu, O
    Orailoglu, A
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 299 - 303
  • [23] EZ-Pass: An Energy & Performance-Efficient Power-Gating Router Architecture for Scalable NoCs
    Zheng, Hao
    Louri, Ahmed
    IEEE COMPUTER ARCHITECTURE LETTERS, 2018, 17 (01) : 88 - 91
  • [24] AREA AND POWER-EFFICIENT RECONFIGURABLE DIGITAL DOWN CONVERTER ON FPGA
    Datta, Debarshi
    Dutta, Himadri Sekhar
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 243 - 252
  • [25] Analysis for Implementing Power-Efficient Convolutional Operators on FPGA Platforms
    Park, Juntae
    Kim, Hyun
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
  • [26] Power-efficient assignment of virtual machines to physical machines
    Arjona Aroca, Jordi
    Fernandez Anta, Antonio
    Mosteiro, Miguel A.
    Thraves, Christopher
    Wang, Lin
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2016, 54 : 82 - 94
  • [27] Power-Efficient Assignment of Virtual Machines to Physical Machines
    Arjona Aroca, Jordi
    Fernandez Anta, Antonio
    Mosteiro, Miguel A.
    Thraves, Christopher
    Wang, Lin
    ADAPTIVE RESOURCE MANAGEMENT AND SCHEDULING FOR CLOUD COMPUTING (ARMS-CC 2014), 2014, 8907 : 71 - 88
  • [28] A power-efficient TCAM architecture for network forwarding tables
    Kocak, T
    Basci, F
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 307 - 314
  • [29] Power-efficient flexible processor architecture for embedded applications
    Vermeulen, F
    Catthoor, F
    Nachtergaele, L
    Verkest, D
    De Man, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) : 376 - 385
  • [30] Scalable distributed architecture of the terabit router
    Fan, LJ
    Quan, CB
    Luan, GX
    PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PDCAT'2003, PROCEEDINGS, 2003, : 472 - 475