Power-efficient flexible processor architecture for embedded applications

被引:2
|
作者
Vermeulen, F [1 ]
Catthoor, F
Nachtergaele, L
Verkest, D
De Man, H
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, Louvain, Belgium
[3] Free Univ Brussels, Brussels, Belgium
关键词
configurable; low-power design; memory; performance tradeoffs; system architecture; system level;
D O I
10.1109/TVLSI.2003.810779
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the design of embedded systems, a processor architecture is a tradeoff between energy consumption, area, speed, design time, and flexibility to cope with future design changes. New versions in a product generation may require small design changes in any part of the design. We propose a novel processor architecture concept, which provides the flexibility needed in practice at a reduced power and performance cost compared to a fully programmable processor. The crucial element is a novel protocol combining an efficient, customized component with a flexible processor into a hybrid architecture.
引用
收藏
页码:376 / 385
页数:10
相关论文
共 50 条
  • [1] A power-efficient processor core for reactive embedded applications
    Yang, L
    Biglari-Abhari, M
    Salcic, Z
    [J]. ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 131 - 142
  • [2] DeAr: A Framework for Power-efficient and Flexible Embedded Digital Signal Processor Design
    Lee, Chi-Ming
    Huang, Yong-Jyun
    Liu, Chih-Wei
    Hsu, Yarsun
    [J]. 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 658 - 661
  • [3] Design and implementation in power-efficient and thermal conductivity of vedic processor for embedded applications
    Prema, A.
    Karthikeyan, A.
    [J]. Thermal Science and Engineering Progress, 2024, 55
  • [4] Power-efficient FIR filter architecture design for wireless embedded system
    Lin, SF
    Huang, SC
    Yang, FS
    Ku, CW
    Chen, LG
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (01) : 21 - 25
  • [5] SMARTCELL: A POWER-EFFICIENT RECONFIGURABLE ARCHITECTURE FOR DATA STREAMING APPLICATIONS
    Liang, Cao
    Huang, Xinming
    [J]. 2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 257 - 262
  • [6] Power-efficient layered turbo decoder processor
    Dielissen, J
    van Meerbergen, J
    Bekooij, M
    Harmsze, F
    Sawitzki, S
    Huisken, J
    van der Werf, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 246 - 251
  • [7] Power-efficient prefetching for embedded processors
    Zhuang, Xiaotong
    Pande, Santosh
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2007, 6 (01) : 3
  • [8] Power efficient processor architecture and the cell processor
    Hofstee, HP
    [J]. 11TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2005, : 258 - 262
  • [9] Power-Efficient Hardware Architecture of K-Means Clustering With Bayesian-Information-Criterion Processor for Multimedia Processing Applications
    Chen, Tse-Wei
    Sun, Chih-Hao
    Su, Hsiao-Hang
    Chien, Shao-Yi
    Deguchi, Daisuke
    Ide, Ichiro
    Murase, Hiroshi
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 357 - 368
  • [10] A Power-efficient Implementation of SHA-256 Hash Function for Embedded Applications
    Binh Kieu-Do-Nguyen
    Trong-Thuc Hoang
    Cong-Kha Pham
    Cuong Pham-Quoc
    [J]. 2021 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2021), 2021, : 39 - 44