Analysis for Implementing Power-Efficient Convolutional Operators on FPGA Platforms

被引:0
|
作者
Park, Juntae [1 ]
Kim, Hyun [1 ]
机构
[1] Seoul Natl Univ Sci & Technol, Res Ctr Elect & Informat Technol, Dept Elect & Informat Engn, Seoul, South Korea
来源
2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA) | 2021年
基金
新加坡国家研究基金会;
关键词
Field programmable gate array (FPGA); Convolutional neural network (CNN); Digital signal processing (DSP) block; CNN;
D O I
10.1109/ICCE-Asia53811.2021.9641973
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Recently, research on FPGA-based accelerators for deep learning models has been actively conducted to overcome problems of GPUs such as power consumption, size, and price. FPGAs have the characteristic that hardware resource and power consumption vary depending on how the target logic is configured. This paper proposes a more power-efficient FPGA implementation method by analyzing the hardware resource and power consumption according to the implementation method and precision of the convolution operator, which is the core operation of CNN. As a result, proper utilization of DSP can increase the power efficiency of the convolution operator in FPGA design, and optimal CNN accelerator design is possible through a well-balanced implementation that considers the hardware resources required for the implementation of various operations other than the convolution operation (e.g., batch-normalization, activation function).
引用
收藏
页数:2
相关论文
共 50 条
  • [1] A Power-efficient Accelerator for Convolutional Neural Networks
    Sun, Fan
    Wang, Chao
    Gong, Lei
    Xu, Chongchong
    Zhang, Yiwei
    Lu, Yuntao
    Li, Xi
    Zhou, Xuehai
    2017 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING (CLUSTER), 2017, : 631 - 632
  • [2] Work-in-Progress: A Power-Efficient and High Performance FPGA Accelerator for Convolutional Neural Networks
    Gong, Lei
    Wang, Chao
    Li, Xi
    Chen, Huaping
    Zhou, Xuehai
    2017 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS (CODES+ISSS), 2017,
  • [3] Power-efficient implementations of multimedia applications on reconfigurable platforms
    Tatas, K
    Siozios, K
    Soudris, D
    Thanailakis, A
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1032 - 1035
  • [4] Power-Efficient and Scalable Virtual Router Architecture on FPGA
    Haria, Swapnil
    Ganegedara, Thilan
    Prasanna, Viktor
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [5] Analysis and design of power-efficient coding schemes with parallel concatenated convolutional codes
    Huettinger, Simon
    Huber, Johannes
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2006, 54 (07) : 1251 - 1258
  • [6] Power-Efficient Load-Balancing on Heterogeneous Computing Platforms
    Khan, Muhammad Usman Karim
    Shafique, Muhammad
    Gupta, Apratim
    Schumann, Thomas
    Henkel, Joerg
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1469 - 1472
  • [7] AREA AND POWER-EFFICIENT RECONFIGURABLE DIGITAL DOWN CONVERTER ON FPGA
    Datta, Debarshi
    Dutta, Himadri Sekhar
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 243 - 252
  • [8] POWER-EFFICIENT RANGE-MATCH-BASED PACKET CLASSIFICATION ON FPGA
    Qu, Yun R.
    Prasanna, Viktor K.
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [9] A Power-Efficient Optimizing Framework FPGA Accelerator Based on Winograd for YOLO
    Bao, Chun
    Xie, Tao
    Feng, Wenbin
    Chang, Le
    Yu, Chongchong
    IEEE ACCESS, 2020, 8 : 94307 - 94317
  • [10] Power-efficient RAM mapping algorithms for FPGA embedded memory blocks
    Tessier, Russell
    Betz, Vaughn
    Neto, David
    Egier, Aaron
    Gopalsamy, Thiagaraja
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 278 - 290