Power-Efficient and Scalable Virtual Router Architecture on FPGA

被引:0
|
作者
Haria, Swapnil [1 ]
Ganegedara, Thilan [1 ]
Prasanna, Viktor [1 ]
机构
[1] BITS, Pilani, Rajasthan, India
关键词
FPGA; virtualization; power-efficient; scalable;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, networking infrastructure has advanced in such a way that router hardware management and power efficiency issues have gained considerable attention. Router virtualization alleviates these issues by allowing a single hardware router to serve packets from multiple networks. We propose a power-efficient scalable architecture for implementing router virtualization using the Virtualized Merged (VM) approach on Field-programmable Gate Array (FPGA). Three novel optimizations are incorporated into the basic VM approach to reduce the dynamic power dissipation of the router hardware and deliver higher throughput per unit power consumed. The reduction in power consumption is in part due to the savings in memory required to store the merged lookup table, which makes our optimized VM approach more scalable with respect to the number of virtual routers per FPGA chip. Also, by exploiting the low power features and clock gating techniques, the optimized VM approach achieves significant power savings. To illustrate the improvements achieved, we tested the optimized VM router using 75 routing tables on a single FPGA, utilizing 50% less memory and consuming 20% less power compared with the basic VM approach.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Scalable and Power-Efficient Implementation of an Asynchronous Router with Buffer Sharing
    Effiong, Charles
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    2017 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2017, : 171 - 178
  • [2] Green Router: Power-Efficient Router Design
    Kai, Yi
    Liu, Bin
    Lu, Jianyuan
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSAIT 2013), 2014, 255 : 197 - 204
  • [3] Architecture of a power-efficient router based on the sharing of packet processing capacities
    Liu, B. (liub@tsinghua.edu.cn), 1600, Tsinghua University (54):
  • [4] FPGA Implementation of an Efficient Router Architecture Based on DMC
    Jayan, Geethu
    Pavitha, P. P.
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [5] Entity Component System Architecture for Scalable, Modular, and Power-Efficient IoT-Brokers
    Pouhela, Franc
    Krummacker, Dennis
    Schotten, Hans D.
    2023 IEEE 21ST INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS, INDIN, 2023,
  • [6] Designing Power-Efficient BIST Architecture: Leveraging Reversible Logic for Scalable Digital Systems
    Shirol, Suhas
    Ramakrishna, S.
    Shettar, Rajashekhar B.
    JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (02) : 2747 - 2762
  • [7] Power-Efficient Viterbi Decoder Architecture and Field Programmeble Gate Arrays Fpga Implementation
    Ozbay, Burcu
    Cekli, Serap
    ELECTRICA, 2018, 18 (01): : 52 - 59
  • [8] FPGA Implementation of A Power-Efficient and Low-Memory Capacity Turbo Decoding Architecture
    Zeng, Jie
    Zhan, Ming
    Shi, Yaqin
    2018 15TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON SENSING, COMMUNICATION, AND NETWORKING (SECON), 2018, : 474 - 476
  • [9] A scalable, power-efficient broadcast algorithm for wireless networks
    Ning Li
    Jennifer C. Hou
    Wireless Networks, 2006, 12 : 495 - 509
  • [10] A scalable, power-efficient broadcast algorithm for wireless networks
    Li, Ning
    Hou, Jennifer C.
    WIRELESS NETWORKS, 2006, 12 (04) : 495 - 509