Power-Efficient and Scalable Virtual Router Architecture on FPGA

被引:0
|
作者
Haria, Swapnil [1 ]
Ganegedara, Thilan [1 ]
Prasanna, Viktor [1 ]
机构
[1] BITS, Pilani, Rajasthan, India
关键词
FPGA; virtualization; power-efficient; scalable;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, networking infrastructure has advanced in such a way that router hardware management and power efficiency issues have gained considerable attention. Router virtualization alleviates these issues by allowing a single hardware router to serve packets from multiple networks. We propose a power-efficient scalable architecture for implementing router virtualization using the Virtualized Merged (VM) approach on Field-programmable Gate Array (FPGA). Three novel optimizations are incorporated into the basic VM approach to reduce the dynamic power dissipation of the router hardware and deliver higher throughput per unit power consumed. The reduction in power consumption is in part due to the savings in memory required to store the merged lookup table, which makes our optimized VM approach more scalable with respect to the number of virtual routers per FPGA chip. Also, by exploiting the low power features and clock gating techniques, the optimized VM approach achieves significant power savings. To illustrate the improvements achieved, we tested the optimized VM router using 75 routing tables on a single FPGA, utilizing 50% less memory and consuming 20% less power compared with the basic VM approach.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] A Power-Efficient Optimizing Framework FPGA Accelerator Based on Winograd for YOLO
    Bao, Chun
    Xie, Tao
    Feng, Wenbin
    Chang, Le
    Yu, Chongchong
    IEEE ACCESS, 2020, 8 : 94307 - 94317
  • [42] Power-efficient RAM mapping algorithms for FPGA embedded memory blocks
    Tessier, Russell
    Betz, Vaughn
    Neto, David
    Egier, Aaron
    Gopalsamy, Thiagaraja
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 278 - 290
  • [43] Empirical comparison of power-efficient virtual machine assignment algorithms
    Aroca, Jordi Arjona
    Fernandez Anta, Antonio
    COMPUTER COMMUNICATIONS, 2016, 96 : 86 - 98
  • [44] SMARTCELL: A POWER-EFFICIENT RECONFIGURABLE ARCHITECTURE FOR DATA STREAMING APPLICATIONS
    Liang, Cao
    Huang, Xinming
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 257 - 262
  • [45] A power-efficient architecture for high-speed D/A converters
    Farzan, K
    Johns, DA
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 897 - 900
  • [46] Area- and Power-Efficient Reconfigurable Architecture for Multifunction Evaluation
    Zheng, Sifan
    Zhao, Guodong
    Wang, Yu
    Lyu, Fei
    Wang, Yuxuan
    Pan, Hongbing
    Luo, Yuanyong
    ELECTRONICS, 2022, 11 (20)
  • [47] FPGA-Array with Bandwidth-Reduction Mechanism for Scalable and Power-Efficient Numerical Simulations Based on Finite Difference Methods
    Sano, Kentaro
    Wang Luzhou
    Hatsuda, Yoshiaki
    Iizuka, Takanori
    Yamamoto, Satoru
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 3 (04)
  • [48] ECOG: A POWER-EFFICIENT GPU CLUSTER ARCHITECTURE FOR SCIENTIFIC COMPUTING
    Showerman, Mike
    Enos, Jeremy
    Steffen, Craig
    Treichler, Sean
    Gropp, William
    Hwu, Wen-mei W.
    COMPUTING IN SCIENCE & ENGINEERING, 2011, 13 (02) : 83 - 87
  • [49] A Power-Efficient Reconfigurable Architecture Using PCM Configuration Technology
    Ahari, Ali
    Asadi, Hossein
    Khaleghi, Behnam
    Tahoori, Mehdi B.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [50] IPStash: a power-efficient memory architecture for IP-lookup
    Kaxiras, S
    Keramidas, G
    36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2003, : 361 - 372