Power-Efficient and Scalable Virtual Router Architecture on FPGA

被引:0
|
作者
Haria, Swapnil [1 ]
Ganegedara, Thilan [1 ]
Prasanna, Viktor [1 ]
机构
[1] BITS, Pilani, Rajasthan, India
关键词
FPGA; virtualization; power-efficient; scalable;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, networking infrastructure has advanced in such a way that router hardware management and power efficiency issues have gained considerable attention. Router virtualization alleviates these issues by allowing a single hardware router to serve packets from multiple networks. We propose a power-efficient scalable architecture for implementing router virtualization using the Virtualized Merged (VM) approach on Field-programmable Gate Array (FPGA). Three novel optimizations are incorporated into the basic VM approach to reduce the dynamic power dissipation of the router hardware and deliver higher throughput per unit power consumed. The reduction in power consumption is in part due to the savings in memory required to store the merged lookup table, which makes our optimized VM approach more scalable with respect to the number of virtual routers per FPGA chip. Also, by exploiting the low power features and clock gating techniques, the optimized VM approach achieves significant power savings. To illustrate the improvements achieved, we tested the optimized VM router using 75 routing tables on a single FPGA, utilizing 50% less memory and consuming 20% less power compared with the basic VM approach.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Memory-Efficient and Scalable Virtual Routers Using FPGA
    Le, Hoang
    Ganegedara, Thilan
    Prasanna, Viktor K.
    FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 257 - 266
  • [32] An efficient implementation of scalable architecture for discrete wavelet transform on FPGA
    Guarisco, Michael
    Zhang, Xun
    Rabah, Hassan
    Weber, Serge
    2007 IEEE DALLAS/CAS WORKSHOP ON SYSTEM-ON-CHIP (SOC): DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2007, : 89 - +
  • [33] Efficient Virtual Channel Allocator for NoC Router Micro-architecture
    Lan, Yun Long
    Muthukumar, V.
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 169 - 174
  • [34] FPGA Based Design of Area Efficient Router Architecture for Network on Chip (NoC)
    Kumar, Mayank
    Kumar, Kishore
    Gupta, Sanjiv Kumar
    Kumar, Yogendera
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1600 - 1605
  • [35] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [36] Power-Efficient and Highly Scalable Parallel Graph Sampling using FPGAs
    Tariq, Usman
    Cheema, Umer I.
    Saeed, Fahad
    2017 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2017,
  • [37] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [38] GPUOPT: Power-efficient Photonic Network-on-Chip for a Scalable GPU
    Bashir, Janibul
    Sarangi, Smruti R.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2021, 17 (01)
  • [39] A runtime auto scalable power-efficient instruction-cache design
    Tiow, TT
    Zhu, XP
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5270 - 5273
  • [40] POWER-EFFICIENT RANGE-MATCH-BASED PACKET CLASSIFICATION ON FPGA
    Qu, Yun R.
    Prasanna, Viktor K.
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,