Design and analysis of a mesh-based wireless network-on-chip

被引:19
|
作者
Hu, Wen-Hsiang [1 ]
Wang, Chifeng [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
来源
JOURNAL OF SUPERCOMPUTING | 2015年 / 71卷 / 08期
关键词
Wireless network-on-chip; Network-on-chip; On-chip interconnection network; NOC; POWER;
D O I
10.1007/s11227-014-1341-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) architecture is regarded as a solution for future on-chip interconnects. However, the performance advantages of conventional NoC architectures are limited by the long latency and high power consumption due to multi-hop long-distance communication among processing elements. To solve these limitations, we employed on-chip wireless communication as express links for transferring data so that transfer latency can be reduced. A hybrid NoC architecture utilizing both wired and wireless communication approaches is proposed in this paper. We also devised a deadlock-free routing algorithm that is able to make efficient use of the incorporated wireless links. Moreover, simulated annealing optimization techniques were applied to find optimal locations for wireless routers. Cycle-accurate simulation results showed a significant improvement in transfer latency. Area and power consumption analysis demonstrates the feasibility of our proposed NoC architecture.
引用
收藏
页码:2830 / 2846
页数:17
相关论文
共 50 条
  • [21] Quality-of-service and error control techniques for mesh-based network-on-chip architectures
    Vellanki, P
    Banerjee, N
    Chatha, KS
    [J]. INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 353 - 382
  • [22] Application mapping onto mesh-based network-on-chip using constructive heuristic algorithms
    Cheng, Chi-Hsiang
    Chen, Wei-Mei
    [J]. JOURNAL OF SUPERCOMPUTING, 2016, 72 (11): : 4365 - 4378
  • [23] Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus
    Moussa, Neila
    Tourki, Rached
    [J]. 2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 325 - 329
  • [24] A novel two-phase heuristic for application mapping onto mesh-based Network-on-Chip
    Wang, Xinyu
    Liu, Haikuo
    Yu, Zhigang
    Shen, Kele
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (03):
  • [25] Quarter Load Threshold (QLT) flow control for wormhole switching in mesh-based Network-on-Chip
    Tang, Minghua
    Lin, Xiaola
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (09) : 452 - 462
  • [26] Application Mapping Onto Mesh-Based Network-on-Chip Using Discrete Particle Swarm Optimization
    Sahu, Pradip Kumar
    Shah, Tapan
    Manna, Kanchan
    Chattopadhyay, Santanu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 300 - 312
  • [27] Energy efficient heuristic application mapping for 2-D mesh-based network-on-chip
    Sharma, Pradeep Kumar
    Biswas, Santosh
    Mitra, Pinaki
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2019, 64 : 88 - 100
  • [28] Design and performance evaluation of Mesh-of-Tree-based hierarchical wireless network-on-chip for multicore systems
    Dehghani, Abbas
    RahimiZadeh, Keyvan
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2019, 123 : 100 - 117
  • [29] A Wireless Network-on-Chip Design for Multicore Platforms
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    [J]. PROCEEDINGS OF THE 19TH INTERNATIONAL EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2011, : 409 - 416
  • [30] Mesh-tree architecture for network-on-chip design
    Jeang, Yuan-Long
    Wey, Tzuu-Shaang
    Wang, Hung-Yu
    Hung, Chung-Wei
    [J]. Second International Conference on Innovative Computing, Information and Control, ICICIC 2007, 2007,