Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus

被引:0
|
作者
Moussa, Neila [1 ]
Tourki, Rached [1 ]
机构
[1] Fac Sci, E E Lab, Monastir, Tunisia
关键词
Network on chip (NoC); Network Calculs(NC); Qualite de Service (QoS);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The design of on chip interconnection architecture (NoC) should carefully take on consideration both hardware and communication constraints in order to built up a system that meets quality of service requirements. In NoC architecture, the on chip switch available hardware and software resources drive up the global performances of communication processes. Therefore it is crucial, before the physical design process, to carry out the required capacities such as buffer depth and management-tasks of a flit. In fact, one of the most critical parameters that can affect communication characteristics are the available memory space in addition to flit- time processing according to a given scheduling approach. This paper deals with these concepts. It presents a study of NoC switch using Network Calculs (NC) theory. It provides an analytic model of the internal on chip switch architecture to study the performance with a mathematical approach. This helps to specify the best physical and logical characteristics that can achieve enhanced performances.
引用
收藏
页码:325 / 329
页数:5
相关论文
共 50 条
  • [1] An Analytical Approach for Network-on-Chip Performance Analysis
    Ogras, Umit Y.
    Bogdan, Paul
    Marculescu, Radu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 2001 - 2013
  • [2] Design and analysis of a mesh-based wireless network-on-chip
    Hu, Wen-Hsiang
    Wang, Chifeng
    Bagherzadeh, Nader
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (08): : 2830 - 2846
  • [3] Design and analysis of a mesh-based wireless network-on-chip
    Wen-Hsiang Hu
    Chifeng Wang
    Nader Bagherzadeh
    [J]. The Journal of Supercomputing, 2015, 71 : 2830 - 2846
  • [4] An Analytical Method for Evaluating Network-on-Chip Performance
    Foroutan, Sahar
    Thonnart, Yvain
    Hersemeule, Richard
    Jerraya, Ahmed
    [J]. 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1629 - 1632
  • [5] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [6] Mathematical Performance Evaluation of Mesh Network-on-Chip for VBR flow
    Moussa, Neila
    Nasri, Farah
    Tourki, Rached
    [J]. 2014 WORLD CONGRESS ON COMPUTER APPLICATIONS AND INFORMATION SYSTEMS (WCCAIS), 2014,
  • [7] Model of Network-on-Chip routers and performance analysis
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (13): : 986 - 993
  • [8] Mesh-of-Tree Based Scalable Network-on-Chip Architecture
    Kundu, Santanu
    Dasari, Radha Purnima
    Chattopadhyay, Santanu
    Manna, Kanchan
    [J]. IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 314 - +
  • [9] Chain-Mapping for mesh based Network-on-Chip architecture
    Tavanpour, Misagh
    Khademzadeh, Ahmad
    Janidarmian, Majid
    [J]. IEICE ELECTRONICS EXPRESS, 2009, 6 (22): : 1535 - 1541
  • [10] A Novel Mesh-based Hierarchical Topology for Network-on-Chip
    Kong, Feng
    Han, Guo-dong
    Shen, Jian-liang
    [J]. 2014 5TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS), 2014, : 1080 - 1083