Design and analysis of a mesh-based wireless network-on-chip

被引:19
|
作者
Hu, Wen-Hsiang [1 ]
Wang, Chifeng [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
来源
JOURNAL OF SUPERCOMPUTING | 2015年 / 71卷 / 08期
关键词
Wireless network-on-chip; Network-on-chip; On-chip interconnection network; NOC; POWER;
D O I
10.1007/s11227-014-1341-4
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) architecture is regarded as a solution for future on-chip interconnects. However, the performance advantages of conventional NoC architectures are limited by the long latency and high power consumption due to multi-hop long-distance communication among processing elements. To solve these limitations, we employed on-chip wireless communication as express links for transferring data so that transfer latency can be reduced. A hybrid NoC architecture utilizing both wired and wireless communication approaches is proposed in this paper. We also devised a deadlock-free routing algorithm that is able to make efficient use of the incorporated wireless links. Moreover, simulated annealing optimization techniques were applied to find optimal locations for wireless routers. Cycle-accurate simulation results showed a significant improvement in transfer latency. Area and power consumption analysis demonstrates the feasibility of our proposed NoC architecture.
引用
收藏
页码:2830 / 2846
页数:17
相关论文
共 50 条
  • [31] Design of Mesh & Torus Topologies for Network-on-Chip Application
    Bhople, Sonal S.
    Gaikwad, M. A.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (07): : 111 - 115
  • [32] An Innovative Fault-Tolerant Method for 2-D Mesh-Based Network-on-Chip Routing
    Mohtashamzadeh, Mehdi
    Momeni, Ladan
    Rezazadeh, Arshin
    [J]. UKSIM FIFTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2011), 2011, : 339 - 343
  • [33] Regional ACO-Based Cascaded Adaptive Routing for Traffic Balancing in Mesh-Based Network-on-Chip Systems
    Chang, En-Jui
    Hsin, Hsien-Kai
    Chao, Chih-Hao
    Lin, Shu-Yen
    Wu, An-Yeu
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (03) : 868 - 875
  • [34] Ant Colony Optimization-Based Fault-Aware Routing in Mesh-Based Network-on-Chip Systems
    Hsin, Hsien-Kai
    Chang, En-Jui
    Lin, Chia-An
    Wu, An-Yeu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (11) : 1693 - 1705
  • [35] Design and implementation of routing scheme for wireless network-on-chip
    Wang, Yi
    Zhao, Dan
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1357 - 1360
  • [36] Communication analysis for network-on-chip design
    Siebenborn, A
    Bringmann, O
    Rosenstiel, W
    [J]. INTERNATIONAL CONFERENCE ON PARALLEL COMPUTING IN ELECTRICAL ENGINEERING, 2004, : 315 - 320
  • [37] A Power-Aware Fault Detection Scheme for 2D Mesh-Based Network-on-Chip Interconnects
    Bhowmik, Biswajit
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (02) : 256 - 272
  • [38] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [39] Wireless network-on-chip: a survey
    Wang, Shuai
    Jin, Tao
    [J]. JOURNAL OF ENGINEERING-JOE, 2014,
  • [40] Effect of Core Ordering on Application Mapping Onto Mesh Based Network-On-Chip Design
    Roy, Abhisek
    Manna, Kanchan
    Chattapadhay, Santanu
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 363 - 369