A Wireless Network-on-Chip Design for Multicore Platforms

被引:62
|
作者
Wang, Chifeng [1 ]
Hu, Wen-Hsiang [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
关键词
Network-on-Chip (NoC); On-chip wireless inter-connect network; Wireless Network-on-Chip (WNoC); CHANNELS;
D O I
10.1109/PDP.2011.37
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive scaling of transistors allows integration of hundreds of processors on a chip. However, on-chip interconnects carrying signals between different blocks will be the bottleneck for system performance and reliability. To tackle this problem, we developed an on-chip communication infrastructure based on a network-on-chip architecture and developed a hybrid mechanism to transfer data among IP cores by taking advantages of both wired and wireless communications. By using on-chip antennas, one can provide on-chip wireless communication to transfer data across long distances and minimize transfer latency and energy dissipation accordingly. A wireless network-on-chip architecture was designed and evaluated, and the experimental results showed significant improvement in transfer latency, network throughput and energy dissipation.
引用
收藏
页码:409 / 416
页数:8
相关论文
共 50 条
  • [1] A load-balanced congestion-aware wireless network-on-chip design for multicore platforms
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (07) : 555 - 570
  • [2] A Novel Wireless Network-on-Chip Architecture for Multicore Systems
    Tahanian, Esmaeel
    Rezvani, Mohsen
    Fateh, Mansoor
    [J]. 2021 26TH INTERNATIONAL COMPUTER CONFERENCE, COMPUTER SOCIETY OF IRAN (CSICC), 2021,
  • [3] Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems
    Ganguly, Amlan
    Chang, Kevin
    Deb, Sujay
    Pande, Partha Pratim
    Belzer, Benjamin
    Teuscher, Christof
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1485 - 1502
  • [4] An Empirical Network-on-Chip Topology Design for Multicore Architectures
    Dongre, Sanskruti
    Joshi, Amit
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021), 2021, : 87 - 92
  • [5] A fault-tolerant hierarchical hybrid mesh-based wireless network-on-chip architecture for multicore platforms
    Abbas Dehghani
    Kamal Jamshidi
    [J]. The Journal of Supercomputing, 2015, 71 : 3116 - 3148
  • [6] A fault-tolerant hierarchical hybrid mesh-based wireless network-on-chip architecture for multicore platforms
    Dehghani, Abbas
    Jamshidi, Kamal
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (08): : 3116 - 3148
  • [7] Design and performance evaluation of Mesh-of-Tree-based hierarchical wireless network-on-chip for multicore systems
    Dehghani, Abbas
    RahimiZadeh, Keyvan
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2019, 123 : 100 - 117
  • [8] Design and implementation of routing scheme for wireless network-on-chip
    Wang, Yi
    Zhao, Dan
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1357 - 1360
  • [9] Wireless network-on-chip: a survey
    Wang, Shuai
    Jin, Tao
    [J]. JOURNAL OF ENGINEERING-JOE, 2014,
  • [10] Design and analysis of a mesh-based wireless network-on-chip
    Hu, Wen-Hsiang
    Wang, Chifeng
    Bagherzadeh, Nader
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (08): : 2830 - 2846